mirror of https://github.com/YosysHQ/yosys.git
Revert to upstream
This commit is contained in:
parent
455da57272
commit
3c1c376fb1
|
@ -1194,7 +1194,8 @@ struct Abc9Pass : public Pass {
|
||||||
std::map<RTLIL::Cell*, std::set<RTLIL::SigBit>> cell_to_bit, cell_to_bit_up, cell_to_bit_down;
|
std::map<RTLIL::Cell*, std::set<RTLIL::SigBit>> cell_to_bit, cell_to_bit_up, cell_to_bit_down;
|
||||||
std::map<RTLIL::SigBit, std::set<RTLIL::Cell*>> bit_to_cell, bit_to_cell_up, bit_to_cell_down;
|
std::map<RTLIL::SigBit, std::set<RTLIL::Cell*>> bit_to_cell, bit_to_cell_up, bit_to_cell_down;
|
||||||
|
|
||||||
for (auto cell : all_cells) {
|
for (auto cell : all_cells)
|
||||||
|
{
|
||||||
clkdomain_t key;
|
clkdomain_t key;
|
||||||
|
|
||||||
for (auto &conn : cell->connections())
|
for (auto &conn : cell->connections())
|
||||||
|
@ -1228,7 +1229,6 @@ struct Abc9Pass : public Pass {
|
||||||
else
|
else
|
||||||
continue;
|
continue;
|
||||||
|
|
||||||
|
|
||||||
unassigned_cells.erase(cell);
|
unassigned_cells.erase(cell);
|
||||||
expand_queue.insert(cell);
|
expand_queue.insert(cell);
|
||||||
expand_queue_up.insert(cell);
|
expand_queue_up.insert(cell);
|
||||||
|
|
Loading…
Reference in New Issue