mirror of https://github.com/YosysHQ/yosys.git
Revert "Compile option for enabling async load verific support"
This reverts commit b8624ad2ae
.
This commit is contained in:
parent
8d881826eb
commit
32673edfea
4
Makefile
4
Makefile
|
@ -20,7 +20,6 @@ ENABLE_GHDL := 0
|
||||||
ENABLE_VERIFIC := 0
|
ENABLE_VERIFIC := 0
|
||||||
DISABLE_VERIFIC_EXTENSIONS := 0
|
DISABLE_VERIFIC_EXTENSIONS := 0
|
||||||
DISABLE_VERIFIC_VHDL := 0
|
DISABLE_VERIFIC_VHDL := 0
|
||||||
ENABLE_VERIFIC_ASYNC_LOAD := 0
|
|
||||||
ENABLE_COVER := 1
|
ENABLE_COVER := 1
|
||||||
ENABLE_LIBYOSYS := 0
|
ENABLE_LIBYOSYS := 0
|
||||||
ENABLE_PROTOBUF := 0
|
ENABLE_PROTOBUF := 0
|
||||||
|
@ -502,9 +501,6 @@ endif
|
||||||
ifeq ($(ENABLE_VERIFIC),1)
|
ifeq ($(ENABLE_VERIFIC),1)
|
||||||
VERIFIC_DIR ?= /usr/local/src/verific_lib
|
VERIFIC_DIR ?= /usr/local/src/verific_lib
|
||||||
VERIFIC_COMPONENTS ?= verilog database util containers hier_tree
|
VERIFIC_COMPONENTS ?= verilog database util containers hier_tree
|
||||||
ifeq ($(ENABLE_VERIFIC_ASYNC_LOAD),1)
|
|
||||||
CXXFLAGS += -DVERIFIC_ASYNC_LOAD
|
|
||||||
endif
|
|
||||||
ifneq ($(DISABLE_VERIFIC_VHDL),1)
|
ifneq ($(DISABLE_VERIFIC_VHDL),1)
|
||||||
VERIFIC_COMPONENTS += vhdl
|
VERIFIC_COMPONENTS += vhdl
|
||||||
CXXFLAGS += -DVERIFIC_VHDL_SUPPORT
|
CXXFLAGS += -DVERIFIC_VHDL_SUPPORT
|
||||||
|
|
|
@ -2474,11 +2474,8 @@ struct VerificPass : public Pass {
|
||||||
RuntimeFlags::SetVar("db_preserve_user_nets", 1);
|
RuntimeFlags::SetVar("db_preserve_user_nets", 1);
|
||||||
RuntimeFlags::SetVar("db_allow_external_nets", 1);
|
RuntimeFlags::SetVar("db_allow_external_nets", 1);
|
||||||
RuntimeFlags::SetVar("db_infer_wide_operators", 1);
|
RuntimeFlags::SetVar("db_infer_wide_operators", 1);
|
||||||
#ifdef VERIFIC_ASYNC_LOAD
|
|
||||||
RuntimeFlags::SetVar("db_infer_set_reset_registers", 0);
|
|
||||||
#else
|
|
||||||
RuntimeFlags::SetVar("db_infer_set_reset_registers", 1);
|
RuntimeFlags::SetVar("db_infer_set_reset_registers", 1);
|
||||||
#endif
|
|
||||||
RuntimeFlags::SetVar("veri_extract_dualport_rams", 0);
|
RuntimeFlags::SetVar("veri_extract_dualport_rams", 0);
|
||||||
RuntimeFlags::SetVar("veri_extract_multiport_rams", 1);
|
RuntimeFlags::SetVar("veri_extract_multiport_rams", 1);
|
||||||
|
|
||||||
|
|
Loading…
Reference in New Issue