Revert BRAM WRITE_MODE changes.

Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
This commit is contained in:
Keith Rothman 2019-03-04 09:22:22 -08:00
parent 3e16f75bc6
commit 228f132ec3
1 changed files with 12 additions and 12 deletions

View File

@ -30,8 +30,8 @@ module \$__XILINX_RAMB36_SDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA,
.RAM_MODE("SDP"), .RAM_MODE("SDP"),
.READ_WIDTH_A(72), .READ_WIDTH_A(72),
.WRITE_WIDTH_B(72), .WRITE_WIDTH_B(72),
.WRITE_MODE_A("WRITE_FIRST"), .WRITE_MODE_A("READ_FIRST"),
.WRITE_MODE_B("WRITE_FIRST"), .WRITE_MODE_B("READ_FIRST"),
.IS_CLKARDCLK_INVERTED(!CLKPOL2), .IS_CLKARDCLK_INVERTED(!CLKPOL2),
.IS_CLKBWRCLK_INVERTED(!CLKPOL3), .IS_CLKBWRCLK_INVERTED(!CLKPOL3),
`include "brams_init_36.vh" `include "brams_init_36.vh"
@ -95,8 +95,8 @@ module \$__XILINX_RAMB18_SDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA,
.RAM_MODE("SDP"), .RAM_MODE("SDP"),
.READ_WIDTH_A(36), .READ_WIDTH_A(36),
.WRITE_WIDTH_B(36), .WRITE_WIDTH_B(36),
.WRITE_MODE_A("WRITE_FIRST"), .WRITE_MODE_A("READ_FIRST"),
.WRITE_MODE_B("WRITE_FIRST"), .WRITE_MODE_B("READ_FIRST"),
.IS_CLKARDCLK_INVERTED(!CLKPOL2), .IS_CLKARDCLK_INVERTED(!CLKPOL2),
.IS_CLKBWRCLK_INVERTED(!CLKPOL3), .IS_CLKBWRCLK_INVERTED(!CLKPOL3),
`include "brams_init_18.vh" `include "brams_init_18.vh"
@ -171,8 +171,8 @@ module \$__XILINX_RAMB36_TDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA,
.READ_WIDTH_B(CFG_DBITS), .READ_WIDTH_B(CFG_DBITS),
.WRITE_WIDTH_A(CFG_DBITS), .WRITE_WIDTH_A(CFG_DBITS),
.WRITE_WIDTH_B(CFG_DBITS), .WRITE_WIDTH_B(CFG_DBITS),
.WRITE_MODE_A("WRITE_FIRST"), .WRITE_MODE_A("READ_FIRST"),
.WRITE_MODE_B("WRITE_FIRST"), .WRITE_MODE_B("READ_FIRST"),
.IS_CLKARDCLK_INVERTED(!CLKPOL2), .IS_CLKARDCLK_INVERTED(!CLKPOL2),
.IS_CLKBWRCLK_INVERTED(!CLKPOL3), .IS_CLKBWRCLK_INVERTED(!CLKPOL3),
`include "brams_init_36.vh" `include "brams_init_36.vh"
@ -209,8 +209,8 @@ module \$__XILINX_RAMB36_TDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA,
.READ_WIDTH_B(CFG_DBITS), .READ_WIDTH_B(CFG_DBITS),
.WRITE_WIDTH_A(CFG_DBITS), .WRITE_WIDTH_A(CFG_DBITS),
.WRITE_WIDTH_B(CFG_DBITS), .WRITE_WIDTH_B(CFG_DBITS),
.WRITE_MODE_A("WRITE_FIRST"), .WRITE_MODE_A("READ_FIRST"),
.WRITE_MODE_B("WRITE_FIRST"), .WRITE_MODE_B("READ_FIRST"),
.IS_CLKARDCLK_INVERTED(!CLKPOL2), .IS_CLKARDCLK_INVERTED(!CLKPOL2),
.IS_CLKBWRCLK_INVERTED(!CLKPOL3), .IS_CLKBWRCLK_INVERTED(!CLKPOL3),
`include "brams_init_32.vh" `include "brams_init_32.vh"
@ -285,8 +285,8 @@ module \$__XILINX_RAMB18_TDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA,
.READ_WIDTH_B(CFG_DBITS), .READ_WIDTH_B(CFG_DBITS),
.WRITE_WIDTH_A(CFG_DBITS), .WRITE_WIDTH_A(CFG_DBITS),
.WRITE_WIDTH_B(CFG_DBITS), .WRITE_WIDTH_B(CFG_DBITS),
.WRITE_MODE_A("WRITE_FIRST"), .WRITE_MODE_A("READ_FIRST"),
.WRITE_MODE_B("WRITE_FIRST"), .WRITE_MODE_B("READ_FIRST"),
.IS_CLKARDCLK_INVERTED(!CLKPOL2), .IS_CLKARDCLK_INVERTED(!CLKPOL2),
.IS_CLKBWRCLK_INVERTED(!CLKPOL3), .IS_CLKBWRCLK_INVERTED(!CLKPOL3),
`include "brams_init_18.vh" `include "brams_init_18.vh"
@ -323,8 +323,8 @@ module \$__XILINX_RAMB18_TDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA,
.READ_WIDTH_B(CFG_DBITS), .READ_WIDTH_B(CFG_DBITS),
.WRITE_WIDTH_A(CFG_DBITS), .WRITE_WIDTH_A(CFG_DBITS),
.WRITE_WIDTH_B(CFG_DBITS), .WRITE_WIDTH_B(CFG_DBITS),
.WRITE_MODE_A("WRITE_FIRST"), .WRITE_MODE_A("READ_FIRST"),
.WRITE_MODE_B("WRITE_FIRST"), .WRITE_MODE_B("READ_FIRST"),
.IS_CLKARDCLK_INVERTED(!CLKPOL2), .IS_CLKARDCLK_INVERTED(!CLKPOL2),
.IS_CLKBWRCLK_INVERTED(!CLKPOL3), .IS_CLKBWRCLK_INVERTED(!CLKPOL3),
`include "brams_init_16.vh" `include "brams_init_16.vh"