mirror of https://github.com/YosysHQ/yosys.git
quicklogic: test that dividing by a constant does not infer carry chains
This commit is contained in:
parent
9018d06a33
commit
13ecbd5c76
|
@ -0,0 +1,14 @@
|
|||
# division by constants should not infer carry chains.
|
||||
read_verilog <<EOF
|
||||
|
||||
module top (input [15:0] a, output [15:0] y);
|
||||
assign y = a / 3;
|
||||
endmodule
|
||||
|
||||
EOF
|
||||
|
||||
equiv_opt -assert -map +/quicklogic/qlf_k6n10f/cells_sim.v synth_quicklogic -family qlf_k6n10f
|
||||
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||
cd top # Constrain all select calls below inside the top module
|
||||
select -assert-count 26 t:$lut
|
||||
select -assert-none t:$lut %% t:* %D
|
Loading…
Reference in New Issue