mirror of https://github.com/YosysHQ/yosys.git
techlibs/common: more robustness when *_WIDTH = 0
This commit is contained in:
parent
e936ac61ea
commit
004999218f
|
@ -108,6 +108,10 @@ generate
|
|||
// Generate if any comparisons call for it
|
||||
wire [LCU_WIDTH-1:0] G_ = {G[LCU_WIDTH-1:1], G[0] | GG};
|
||||
end
|
||||
if (AB_WIDTH == 1)
|
||||
$__CMP2LCU #(.AB_WIDTH(AB_WIDTH-1), .AB_SIGNED(1'b0), .LCU_WIDTH(LCU_WIDTH), .BUDGET(BUDGET-COST), .CI(CI))
|
||||
_TECHMAP_REPLACE_ (.A(), .B(), .P(P_), .G(G_), .Y(Y));
|
||||
else
|
||||
$__CMP2LCU #(.AB_WIDTH(AB_WIDTH-1), .AB_SIGNED(1'b0), .LCU_WIDTH(LCU_WIDTH), .BUDGET(BUDGET-COST), .CI(CI))
|
||||
_TECHMAP_REPLACE_ (.A(A[AB_WIDTH-2:0]), .B(B[AB_WIDTH-2:0]), .P(P_), .G(G_), .Y(Y));
|
||||
end
|
||||
|
|
|
@ -285,12 +285,31 @@ module _90_alu (A, B, CI, BI, X, Y, CO);
|
|||
input CI, BI;
|
||||
output [Y_WIDTH-1:0] CO;
|
||||
|
||||
wire [Y_WIDTH-1:0] AA, BB;
|
||||
wire [Y_WIDTH-1:0] BB = BI ? ~B_buf : B_buf;
|
||||
|
||||
if (A_WIDTH == 0) begin
|
||||
wire [Y_WIDTH-1:0] B_buf;
|
||||
\$pos #(.A_SIGNED(B_SIGNED), .A_WIDTH(B_WIDTH), .Y_WIDTH(Y_WIDTH)) B_conv (.A(B), .Y(B_buf));
|
||||
|
||||
assign AA = {Y_WIDTH{1'b0}};
|
||||
assign BB = BI ? ~B_buf : B_buf;
|
||||
end
|
||||
else if (B_WIDTH == 0) begin
|
||||
wire [Y_WIDTH-1:0] A_buf;
|
||||
\$pos #(.A_SIGNED(A_SIGNED), .A_WIDTH(A_WIDTH), .Y_WIDTH(Y_WIDTH)) A_conv (.A(A), .Y(A_buf));
|
||||
|
||||
assign AA = A_buf;
|
||||
assign BB = {Y_WIDTH{BI ? 1'b0 : 1'b1}};
|
||||
end
|
||||
else begin
|
||||
wire [Y_WIDTH-1:0] A_buf, B_buf;
|
||||
\$pos #(.A_SIGNED(A_SIGNED), .A_WIDTH(A_WIDTH), .Y_WIDTH(Y_WIDTH)) A_conv (.A(A), .Y(A_buf));
|
||||
\$pos #(.A_SIGNED(B_SIGNED), .A_WIDTH(B_WIDTH), .Y_WIDTH(Y_WIDTH)) B_conv (.A(B), .Y(B_buf));
|
||||
|
||||
wire [Y_WIDTH-1:0] AA = A_buf;
|
||||
wire [Y_WIDTH-1:0] BB = BI ? ~B_buf : B_buf;
|
||||
assign AA = A_buf;
|
||||
assign BB = BI ? ~B_buf : B_buf;
|
||||
end
|
||||
|
||||
\$lcu #(.WIDTH(Y_WIDTH)) lcu (.P(X), .G(AA & BB), .CI(CI), .CO(CO));
|
||||
|
||||
|
|
|
@ -2,4 +2,3 @@ read_verilog <<EOT
|
|||
module top(input [-128:-65] a);
|
||||
endmodule
|
||||
EOT
|
||||
dump
|
||||
|
|
Loading…
Reference in New Issue