2013-01-05 04:13:26 -06:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
2015-07-02 04:14:30 -05:00
|
|
|
*
|
2013-01-05 04:13:26 -06:00
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
2015-07-02 04:14:30 -05:00
|
|
|
*
|
2013-01-05 04:13:26 -06:00
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
* ---
|
|
|
|
*
|
|
|
|
* The Verilog frontend.
|
|
|
|
*
|
|
|
|
* This frontend is using the AST frontend library (see frontends/ast/).
|
|
|
|
* Thus this frontend does not generate RTLIL code directly but creates an
|
|
|
|
* AST directly from the Verilog parse tree and then passes this AST to
|
|
|
|
* the AST frontend library.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef VERILOG_FRONTEND_H
|
|
|
|
#define VERILOG_FRONTEND_H
|
|
|
|
|
2014-07-31 06:19:47 -05:00
|
|
|
#include "kernel/yosys.h"
|
2013-01-05 04:13:26 -06:00
|
|
|
#include "frontends/ast/ast.h"
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <stdint.h>
|
2013-08-20 08:48:16 -05:00
|
|
|
#include <list>
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-07-31 06:19:47 -05:00
|
|
|
YOSYS_NAMESPACE_BEGIN
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
namespace VERILOG_FRONTEND
|
|
|
|
{
|
|
|
|
// this variable is set to a new AST_DESIGN node and then filled with the AST by the bison parser
|
|
|
|
extern struct AST::AstNode *current_ast;
|
|
|
|
|
|
|
|
// this function converts a Verilog constant to an AST_CONSTANT node
|
2014-11-14 12:59:50 -06:00
|
|
|
AST::AstNode *const2ast(std::string code, char case_type = 0, bool warn_z = false);
|
2014-02-17 07:28:52 -06:00
|
|
|
|
|
|
|
// state of `default_nettype
|
|
|
|
extern bool default_nettype_wire;
|
2014-06-12 04:54:20 -05:00
|
|
|
|
|
|
|
// running in SystemVerilog mode
|
|
|
|
extern bool sv_mode;
|
2014-08-23 08:03:55 -05:00
|
|
|
|
2015-02-26 11:47:39 -06:00
|
|
|
// running in -formal mode
|
|
|
|
extern bool formal_mode;
|
|
|
|
|
2018-09-24 13:51:16 -05:00
|
|
|
// running in -noassert mode
|
|
|
|
extern bool noassert_mode;
|
|
|
|
|
|
|
|
// running in -noassume mode
|
|
|
|
extern bool noassume_mode;
|
|
|
|
|
2016-08-26 16:35:27 -05:00
|
|
|
// running in -norestrict mode
|
|
|
|
extern bool norestrict_mode;
|
|
|
|
|
|
|
|
// running in -assume-asserts mode
|
|
|
|
extern bool assume_asserts_mode;
|
|
|
|
|
2018-09-24 13:51:16 -05:00
|
|
|
// running in -assert-assumes mode
|
|
|
|
extern bool assert_assumes_mode;
|
|
|
|
|
2016-07-23 04:56:53 -05:00
|
|
|
// running in -lib mode
|
|
|
|
extern bool lib_mode;
|
|
|
|
|
2014-08-23 08:03:55 -05:00
|
|
|
// lexer input stream
|
|
|
|
extern std::istream *lexin;
|
2013-01-05 04:13:26 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
// the pre-processor
|
2016-11-15 05:42:43 -06:00
|
|
|
std::string frontend_verilog_preproc(std::istream &f, std::string filename, const std::map<std::string, std::string> &pre_defines_map,
|
|
|
|
dict<std::string, std::pair<std::string, bool>> &global_defines_cache, const std::list<std::string> &include_dirs);
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-07-31 06:19:47 -05:00
|
|
|
YOSYS_NAMESPACE_END
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
// the usual bison/flex stuff
|
|
|
|
extern int frontend_verilog_yydebug;
|
|
|
|
int frontend_verilog_yylex(void);
|
|
|
|
void frontend_verilog_yyerror(char const *fmt, ...);
|
|
|
|
void frontend_verilog_yyrestart(FILE *f);
|
|
|
|
int frontend_verilog_yyparse(void);
|
|
|
|
int frontend_verilog_yylex_destroy(void);
|
|
|
|
int frontend_verilog_yyget_lineno(void);
|
|
|
|
void frontend_verilog_yyset_lineno (int);
|
|
|
|
|
|
|
|
#endif
|