yosys/tests/arch/machxo2/counter.ys

11 lines
449 B
Plaintext
Raw Normal View History

2023-04-04 03:56:28 -05:00
read_verilog ../common/counter.v
hierarchy -top top
proc
flatten
2023-08-25 04:10:20 -05:00
equiv_opt -assert -multiclock -map +/lattice/cells_sim_xo2.v synth_lattice -family xo2 # equivalency check
2023-04-04 03:56:28 -05:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd top # Constrain all select calls below inside the top module
select -assert-count 4 t:CCU2D
select -assert-count 8 t:TRELLIS_FF
select -assert-none t:CCU2D t:TRELLIS_FF %% t:* %D