2019-10-18 05:19:59 -05:00
|
|
|
read_verilog ../common/latches.v
|
2019-09-10 00:08:03 -05:00
|
|
|
design -save read
|
2019-09-27 14:50:20 -05:00
|
|
|
|
2019-10-04 02:24:22 -05:00
|
|
|
hierarchy -top latchp
|
2019-10-18 01:06:57 -05:00
|
|
|
proc
|
2019-12-28 09:22:24 -06:00
|
|
|
equiv_opt -async2sync -assert -map +/xilinx/cells_sim.v synth_xilinx -noiopad # equivalency check
|
2019-10-04 02:24:22 -05:00
|
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
|
|
cd latchp # Constrain all select calls below inside the top module
|
|
|
|
select -assert-count 1 t:LDCE
|
2019-09-27 14:50:20 -05:00
|
|
|
|
2019-12-28 09:12:45 -06:00
|
|
|
select -assert-none t:LDCE %% t:* %D
|
2019-10-04 02:24:22 -05:00
|
|
|
|
|
|
|
|
|
|
|
design -load read
|
|
|
|
hierarchy -top latchn
|
2019-10-18 01:06:57 -05:00
|
|
|
proc
|
2019-12-28 09:22:24 -06:00
|
|
|
equiv_opt -async2sync -assert -map +/xilinx/cells_sim.v synth_xilinx -noiopad # equivalency check
|
2019-10-04 02:24:22 -05:00
|
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
|
|
cd latchn # Constrain all select calls below inside the top module
|
|
|
|
select -assert-count 1 t:LDCE
|
|
|
|
|
2020-07-24 06:08:54 -05:00
|
|
|
select -assert-none t:LDCE %% t:* %D
|
2019-10-04 02:24:22 -05:00
|
|
|
|
|
|
|
|
|
|
|
design -load read
|
|
|
|
hierarchy -top latchsr
|
2019-10-18 01:06:57 -05:00
|
|
|
proc
|
2019-12-28 09:22:24 -06:00
|
|
|
equiv_opt -async2sync -assert -map +/xilinx/cells_sim.v synth_xilinx -noiopad # equivalency check
|
2019-10-04 02:24:22 -05:00
|
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
|
|
cd latchsr # Constrain all select calls below inside the top module
|
|
|
|
select -assert-count 1 t:LDCE
|
2019-09-27 14:50:20 -05:00
|
|
|
select -assert-count 2 t:LUT3
|
2019-10-04 02:24:22 -05:00
|
|
|
|
2019-12-28 09:12:45 -06:00
|
|
|
select -assert-none t:LDCE t:LUT3 %% t:* %D
|