2016-10-12 05:05:19 -05:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
2021-06-07 17:39:36 -05:00
|
|
|
* Copyright (C) 2012 Claire Xenia Wolf <claire@yosyshq.com>
|
2016-10-12 05:05:19 -05:00
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "kernel/yosys.h"
|
|
|
|
#include "kernel/sigtools.h"
|
2020-07-18 19:05:32 -05:00
|
|
|
#include "kernel/ffinit.h"
|
2021-10-01 17:05:22 -05:00
|
|
|
#include "kernel/ff.h"
|
2016-10-12 05:05:19 -05:00
|
|
|
|
|
|
|
USING_YOSYS_NAMESPACE
|
|
|
|
PRIVATE_NAMESPACE_BEGIN
|
|
|
|
|
|
|
|
struct ZinitPass : public Pass {
|
|
|
|
ZinitPass() : Pass("zinit", "add inverters so all FF are zero-initialized") { }
|
2020-06-18 18:34:52 -05:00
|
|
|
void help() override
|
2016-10-12 05:05:19 -05:00
|
|
|
{
|
|
|
|
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
|
|
|
|
log("\n");
|
|
|
|
log(" zinit [options] [selection]\n");
|
|
|
|
log("\n");
|
|
|
|
log("Add inverters as needed to make all FFs zero-initialized.\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -all\n");
|
|
|
|
log(" also add zero initialization to uninitialized FFs\n");
|
|
|
|
log("\n");
|
|
|
|
}
|
2020-06-18 18:34:52 -05:00
|
|
|
void execute(std::vector<std::string> args, RTLIL::Design *design) override
|
2016-10-12 05:05:19 -05:00
|
|
|
{
|
|
|
|
bool all_mode = false;
|
|
|
|
|
|
|
|
log_header(design, "Executing ZINIT pass (make all FFs zero-initialized).\n");
|
|
|
|
|
|
|
|
size_t argidx;
|
|
|
|
for (argidx = 1; argidx < args.size(); argidx++)
|
|
|
|
{
|
2019-05-10 12:23:14 -05:00
|
|
|
if (args[argidx] == "-all") {
|
2016-10-12 05:05:19 -05:00
|
|
|
all_mode = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
extra_args(args, argidx, design);
|
|
|
|
|
|
|
|
for (auto module : design->selected_modules())
|
|
|
|
{
|
|
|
|
SigMap sigmap(module);
|
2020-07-18 19:05:32 -05:00
|
|
|
FfInitVals initvals(&sigmap, module);
|
2016-10-12 05:05:19 -05:00
|
|
|
|
|
|
|
for (auto cell : module->selected_cells())
|
|
|
|
{
|
2021-10-01 17:05:22 -05:00
|
|
|
if (!RTLIL::builtin_ff_cell_types().count(cell->type))
|
2016-10-12 05:05:19 -05:00
|
|
|
continue;
|
|
|
|
|
2021-10-01 17:05:22 -05:00
|
|
|
FfData ff(&initvals, cell);
|
2016-10-12 05:05:19 -05:00
|
|
|
|
2021-10-01 17:05:22 -05:00
|
|
|
log("FF init value for cell %s (%s): %s = %s\n", log_id(cell), log_id(cell->type),
|
|
|
|
log_signal(ff.sig_q), log_signal(ff.val_init));
|
2016-10-12 05:05:19 -05:00
|
|
|
|
2021-10-06 15:16:55 -05:00
|
|
|
pool<int> bits;
|
|
|
|
for (int i = 0; i < ff.width; i++) {
|
|
|
|
if (ff.val_init.bits[i] == State::S1)
|
|
|
|
bits.insert(i);
|
|
|
|
else if (ff.val_init.bits[i] != State::S0 && all_mode)
|
|
|
|
ff.val_init.bits[i] = State::S0;
|
|
|
|
}
|
|
|
|
ff.flip_bits(bits);
|
|
|
|
ff.emit();
|
2016-10-12 05:05:19 -05:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} ZinitPass;
|
|
|
|
|
|
|
|
PRIVATE_NAMESPACE_END
|