yosys/tests/arch/ice40/mux.ys

42 lines
1.4 KiB
Plaintext
Raw Normal View History

2019-10-18 05:19:59 -05:00
read_verilog ../common/mux.v
design -save read
hierarchy -top mux2
2019-08-22 14:30:49 -05:00
proc
2019-08-22 14:35:35 -05:00
equiv_opt -assert -map +/ice40/cells_sim.v synth_ice40 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
2019-10-18 05:19:59 -05:00
cd mux2 # Constrain all select calls below inside the top module
select -assert-count 1 t:SB_LUT4
select -assert-none t:SB_LUT4 %% t:* %D
design -load read
hierarchy -top mux4
proc
equiv_opt -assert -map +/ice40/cells_sim.v synth_ice40 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux4 # Constrain all select calls below inside the top module
select -assert-count 2 t:SB_LUT4
select -assert-none t:SB_LUT4 %% t:* %D
design -load read
hierarchy -top mux8
proc
equiv_opt -assert -map +/ice40/cells_sim.v synth_ice40 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux8 # Constrain all select calls below inside the top module
select -assert-count 5 t:SB_LUT4
select -assert-none t:SB_LUT4 %% t:* %D
design -load read
hierarchy -top mux16
proc
equiv_opt -assert -map +/ice40/cells_sim.v synth_ice40 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd mux16 # Constrain all select calls below inside the top module
2020-06-01 06:48:19 -05:00
select -assert-min 11 t:SB_LUT4
select -assert-max 12 t:SB_LUT4
2019-10-18 05:19:59 -05:00
2019-08-22 14:30:49 -05:00
select -assert-none t:SB_LUT4 %% t:* %D