2020-06-02 18:15:13 -05:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "kernel/yosys.h"
|
|
|
|
#include "kernel/utils.h"
|
|
|
|
#include "kernel/sigtools.h"
|
|
|
|
|
|
|
|
#include <stdlib.h>
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <string.h>
|
|
|
|
|
|
|
|
USING_YOSYS_NAMESPACE
|
|
|
|
PRIVATE_NAMESPACE_BEGIN
|
|
|
|
|
|
|
|
void apply_prefix(IdString prefix, IdString &id)
|
|
|
|
{
|
|
|
|
if (id[0] == '\\')
|
|
|
|
id = stringf("%s.%s", prefix.c_str(), id.c_str()+1);
|
|
|
|
else
|
|
|
|
id = stringf("$techmap%s.%s", prefix.c_str(), id.c_str());
|
|
|
|
}
|
|
|
|
|
|
|
|
void apply_prefix(IdString prefix, RTLIL::SigSpec &sig, RTLIL::Module *module)
|
|
|
|
{
|
|
|
|
vector<SigChunk> chunks = sig;
|
|
|
|
for (auto &chunk : chunks)
|
|
|
|
if (chunk.wire != nullptr) {
|
|
|
|
IdString wire_name = chunk.wire->name;
|
|
|
|
apply_prefix(prefix, wire_name);
|
|
|
|
log_assert(module->wire(wire_name) != nullptr);
|
|
|
|
chunk.wire = module->wire(wire_name);
|
|
|
|
}
|
|
|
|
sig = chunks;
|
|
|
|
}
|
|
|
|
|
|
|
|
struct TechmapWorker
|
|
|
|
{
|
|
|
|
dict<std::pair<IdString, dict<IdString, RTLIL::Const>>, RTLIL::Module*> techmap_cache;
|
|
|
|
dict<Module*, SigMap> sigmaps;
|
|
|
|
|
|
|
|
pool<IdString> flatten_do_list;
|
|
|
|
pool<IdString> flatten_done_list;
|
|
|
|
pool<Cell*> flatten_keep_list;
|
|
|
|
|
|
|
|
pool<string> log_msg_cache;
|
|
|
|
|
|
|
|
bool ignore_wb = false;
|
|
|
|
|
|
|
|
void techmap_module_worker(RTLIL::Design *design, RTLIL::Module *module, RTLIL::Cell *cell, RTLIL::Module *tpl)
|
|
|
|
{
|
|
|
|
if (tpl->processes.size() != 0) {
|
|
|
|
log("Technology map yielded processes:");
|
|
|
|
for (auto &it : tpl->processes)
|
|
|
|
log(" %s",log_id(it.first));
|
|
|
|
log("\n");
|
2020-06-02 19:12:54 -05:00
|
|
|
log_error("Technology map yielded processes -> this is not supported.\n");
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
pool<string> extra_src_attrs = cell->get_strpool_attribute(ID::src);
|
|
|
|
|
|
|
|
dict<IdString, IdString> memory_renames;
|
|
|
|
|
|
|
|
for (auto &it : tpl->memories) {
|
|
|
|
IdString m_name = it.first;
|
|
|
|
apply_prefix(cell->name, m_name);
|
|
|
|
RTLIL::Memory *m = new RTLIL::Memory;
|
|
|
|
m->name = m_name;
|
|
|
|
m->width = it.second->width;
|
|
|
|
m->start_offset = it.second->start_offset;
|
|
|
|
m->size = it.second->size;
|
|
|
|
m->attributes = it.second->attributes;
|
|
|
|
if (m->attributes.count(ID::src))
|
|
|
|
m->add_strpool_attribute(ID::src, extra_src_attrs);
|
|
|
|
module->memories[m->name] = m;
|
|
|
|
memory_renames[it.first] = m->name;
|
|
|
|
design->select(module, m);
|
|
|
|
}
|
|
|
|
|
|
|
|
dict<IdString, IdString> positional_ports;
|
|
|
|
dict<Wire*, IdString> temp_renamed_wires;
|
|
|
|
|
|
|
|
for (auto tpl_w : tpl->wires())
|
|
|
|
{
|
|
|
|
if (tpl_w->port_id > 0)
|
|
|
|
{
|
|
|
|
IdString posportname = stringf("$%d", tpl_w->port_id);
|
|
|
|
positional_ports.emplace(posportname, tpl_w->name);
|
|
|
|
}
|
|
|
|
IdString w_name = tpl_w->name;
|
|
|
|
apply_prefix(cell->name, w_name);
|
|
|
|
RTLIL::Wire *w = module->wire(w_name);
|
|
|
|
if (w != nullptr) {
|
2020-06-02 19:12:54 -05:00
|
|
|
if (!w->get_bool_attribute(ID::hierconn)) {
|
2020-06-02 18:15:13 -05:00
|
|
|
temp_renamed_wires[w] = w->name;
|
|
|
|
module->rename(w, NEW_ID);
|
|
|
|
w = nullptr;
|
|
|
|
} else {
|
|
|
|
w->attributes.erase(ID::hierconn);
|
|
|
|
if (GetSize(w) < GetSize(tpl_w)) {
|
|
|
|
log_warning("Widening signal %s.%s to match size of %s.%s (via %s.%s).\n", log_id(module), log_id(w),
|
|
|
|
log_id(tpl), log_id(tpl_w), log_id(module), log_id(cell));
|
|
|
|
w->width = GetSize(tpl_w);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (w == nullptr) {
|
|
|
|
w = module->addWire(w_name, tpl_w);
|
|
|
|
w->port_input = false;
|
|
|
|
w->port_output = false;
|
|
|
|
w->port_id = 0;
|
|
|
|
if (w->attributes.count(ID::src))
|
|
|
|
w->add_strpool_attribute(ID::src, extra_src_attrs);
|
|
|
|
}
|
|
|
|
design->select(module, w);
|
|
|
|
}
|
|
|
|
|
|
|
|
SigMap tpl_sigmap(tpl);
|
|
|
|
pool<SigBit> tpl_written_bits;
|
|
|
|
|
|
|
|
for (auto tpl_cell : tpl->cells())
|
|
|
|
for (auto &conn : tpl_cell->connections())
|
|
|
|
if (tpl_cell->output(conn.first))
|
|
|
|
for (auto bit : tpl_sigmap(conn.second))
|
|
|
|
tpl_written_bits.insert(bit);
|
|
|
|
for (auto &conn : tpl->connections())
|
|
|
|
for (auto bit : tpl_sigmap(conn.first))
|
|
|
|
tpl_written_bits.insert(bit);
|
|
|
|
|
|
|
|
SigMap port_signal_map;
|
|
|
|
|
|
|
|
for (auto &it : cell->connections())
|
|
|
|
{
|
|
|
|
IdString portname = it.first;
|
|
|
|
if (positional_ports.count(portname) > 0)
|
|
|
|
portname = positional_ports.at(portname);
|
|
|
|
if (tpl->wire(portname) == nullptr || tpl->wire(portname)->port_id == 0) {
|
|
|
|
if (portname.begins_with("$"))
|
|
|
|
log_error("Can't map port `%s' of cell `%s' to template `%s'!\n", portname.c_str(), cell->name.c_str(), tpl->name.c_str());
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (GetSize(it.second) == 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
RTLIL::Wire *w = tpl->wire(portname);
|
2020-06-02 19:12:54 -05:00
|
|
|
RTLIL::SigSig c;
|
2020-06-02 18:15:13 -05:00
|
|
|
|
|
|
|
if (w->port_output && !w->port_input) {
|
|
|
|
c.first = it.second;
|
|
|
|
c.second = RTLIL::SigSpec(w);
|
|
|
|
apply_prefix(cell->name, c.second, module);
|
|
|
|
} else if (!w->port_output && w->port_input) {
|
|
|
|
c.first = RTLIL::SigSpec(w);
|
|
|
|
c.second = it.second;
|
|
|
|
apply_prefix(cell->name, c.first, module);
|
|
|
|
} else {
|
|
|
|
SigSpec sig_tpl = w, sig_tpl_pf = w, sig_mod = it.second;
|
|
|
|
apply_prefix(cell->name, sig_tpl_pf, module);
|
|
|
|
for (int i = 0; i < GetSize(sig_tpl) && i < GetSize(sig_mod); i++) {
|
|
|
|
if (tpl_written_bits.count(tpl_sigmap(sig_tpl[i]))) {
|
|
|
|
c.first.append(sig_mod[i]);
|
|
|
|
c.second.append(sig_tpl_pf[i]);
|
|
|
|
} else {
|
|
|
|
c.first.append(sig_tpl_pf[i]);
|
|
|
|
c.second.append(sig_mod[i]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (c.second.size() > c.first.size())
|
|
|
|
c.second.remove(c.first.size(), c.second.size() - c.first.size());
|
|
|
|
|
|
|
|
if (c.second.size() < c.first.size())
|
|
|
|
c.second.append(RTLIL::SigSpec(RTLIL::State::S0, c.first.size() - c.second.size()));
|
|
|
|
|
|
|
|
log_assert(c.first.size() == c.second.size());
|
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
// connect internal and external wires
|
2020-06-02 18:15:13 -05:00
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
if (sigmaps.count(module) == 0)
|
|
|
|
sigmaps[module].set(module);
|
2020-06-02 18:15:13 -05:00
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
if (sigmaps.at(module)(c.first).has_const())
|
|
|
|
log_error("Mismatch in directionality for cell port %s.%s.%s: %s <= %s\n",
|
|
|
|
log_id(module), log_id(cell), log_id(it.first), log_signal(c.first), log_signal(c.second));
|
2020-06-02 18:15:13 -05:00
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
module->connect(c);
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
for (auto tpl_cell : tpl->cells())
|
|
|
|
{
|
|
|
|
IdString c_name = tpl_cell->name;
|
2020-06-02 19:12:54 -05:00
|
|
|
apply_prefix(cell->name, c_name);
|
2020-06-02 18:15:13 -05:00
|
|
|
|
|
|
|
RTLIL::Cell *c = module->addCell(c_name, tpl_cell);
|
|
|
|
design->select(module, c);
|
|
|
|
|
|
|
|
for (auto &conn : c->connections())
|
|
|
|
{
|
2020-06-02 19:12:54 -05:00
|
|
|
RTLIL::SigSpec new_conn = conn.second;
|
|
|
|
apply_prefix(cell->name, new_conn, module);
|
|
|
|
port_signal_map.apply(new_conn);
|
|
|
|
c->setPort(conn.first, std::move(new_conn));
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
if (c->type.in(ID($memrd), ID($memwr), ID($meminit))) {
|
|
|
|
IdString memid = c->getParam(ID::MEMID).decode_string();
|
|
|
|
log_assert(memory_renames.count(memid) != 0);
|
|
|
|
c->setParam(ID::MEMID, Const(memory_renames[memid].str()));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (c->type == ID($mem)) {
|
|
|
|
IdString memid = c->getParam(ID::MEMID).decode_string();
|
|
|
|
apply_prefix(cell->name, memid);
|
|
|
|
c->setParam(ID::MEMID, Const(memid.c_str()));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (c->attributes.count(ID::src))
|
|
|
|
c->add_strpool_attribute(ID::src, extra_src_attrs);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (auto &it : tpl->connections()) {
|
|
|
|
RTLIL::SigSig c = it;
|
|
|
|
apply_prefix(cell->name.str(), c.first, module);
|
|
|
|
apply_prefix(cell->name.str(), c.second, module);
|
|
|
|
port_signal_map.apply(c.first);
|
|
|
|
port_signal_map.apply(c.second);
|
|
|
|
module->connect(c);
|
|
|
|
}
|
|
|
|
|
|
|
|
module->remove(cell);
|
|
|
|
|
|
|
|
for (auto &it : temp_renamed_wires)
|
|
|
|
{
|
|
|
|
Wire *w = it.first;
|
|
|
|
IdString name = it.second;
|
|
|
|
IdString altname = module->uniquify(name);
|
|
|
|
Wire *other_w = module->wire(name);
|
|
|
|
module->rename(other_w, altname);
|
|
|
|
module->rename(w, name);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
bool techmap_module(RTLIL::Design *design, RTLIL::Module *module, RTLIL::Design *map, pool<RTLIL::Cell*> &handled_cells,
|
|
|
|
const dict<IdString, pool<IdString>> &celltypeMap, bool in_recursion)
|
|
|
|
{
|
|
|
|
std::string mapmsg_prefix = in_recursion ? "Recursively mapping" : "Mapping";
|
|
|
|
|
|
|
|
if (!design->selected(module) || module->get_blackbox_attribute(ignore_wb))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
bool log_continue = false;
|
|
|
|
bool did_something = false;
|
|
|
|
LogMakeDebugHdl mkdebug;
|
|
|
|
|
|
|
|
SigMap sigmap(module);
|
|
|
|
|
|
|
|
TopoSort<RTLIL::Cell*, IdString::compare_ptr_by_name<RTLIL::Cell>> cells;
|
|
|
|
dict<RTLIL::Cell*, pool<RTLIL::SigBit>> cell_to_inbit;
|
|
|
|
dict<RTLIL::SigBit, pool<RTLIL::Cell*>> outbit_to_cell;
|
|
|
|
|
|
|
|
for (auto cell : module->selected_cells())
|
|
|
|
{
|
|
|
|
if (handled_cells.count(cell) > 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
std::string cell_type = cell->type.str();
|
|
|
|
if (in_recursion && cell->type.begins_with("\\$"))
|
|
|
|
cell_type = cell_type.substr(1);
|
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
if (celltypeMap.count(cell_type) == 0)
|
2020-06-02 18:15:13 -05:00
|
|
|
continue;
|
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
bool keepit = cell->get_bool_attribute(ID::keep_hierarchy);
|
|
|
|
for (auto &tpl_name : celltypeMap.at(cell_type))
|
|
|
|
if (map->module(tpl_name)->get_bool_attribute(ID::keep_hierarchy))
|
|
|
|
keepit = true;
|
|
|
|
if (keepit) {
|
|
|
|
if (!flatten_keep_list[cell]) {
|
|
|
|
log("Keeping %s.%s (found keep_hierarchy property).\n", log_id(module), log_id(cell));
|
|
|
|
flatten_keep_list.insert(cell);
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
2020-06-02 19:12:54 -05:00
|
|
|
if (!flatten_done_list[cell->type])
|
|
|
|
flatten_do_list.insert(cell->type);
|
|
|
|
continue;
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
for (auto &conn : cell->connections())
|
|
|
|
{
|
|
|
|
RTLIL::SigSpec sig = sigmap(conn.second);
|
|
|
|
sig.remove_const();
|
|
|
|
|
|
|
|
if (GetSize(sig) == 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
for (auto &tpl_name : celltypeMap.at(cell_type)) {
|
|
|
|
RTLIL::Module *tpl = map->module(tpl_name);
|
|
|
|
RTLIL::Wire *port = tpl->wire(conn.first);
|
|
|
|
if (port && port->port_input)
|
|
|
|
cell_to_inbit[cell].insert(sig.begin(), sig.end());
|
|
|
|
if (port && port->port_output)
|
|
|
|
for (auto &bit : sig)
|
|
|
|
outbit_to_cell[bit].insert(cell);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
cells.node(cell);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (auto &it_right : cell_to_inbit)
|
|
|
|
for (auto &it_sigbit : it_right.second)
|
|
|
|
for (auto &it_left : outbit_to_cell[it_sigbit])
|
|
|
|
cells.edge(it_left, it_right.first);
|
|
|
|
|
|
|
|
cells.sort();
|
|
|
|
|
|
|
|
for (auto cell : cells.sorted)
|
|
|
|
{
|
|
|
|
log_assert(handled_cells.count(cell) == 0);
|
|
|
|
log_assert(cell == module->cell(cell->name));
|
|
|
|
|
|
|
|
std::string cell_type = cell->type.str();
|
|
|
|
|
|
|
|
if (in_recursion && cell->type.begins_with("\\$"))
|
|
|
|
cell_type = cell_type.substr(1);
|
|
|
|
|
|
|
|
for (auto &tpl_name : celltypeMap.at(cell_type))
|
|
|
|
{
|
|
|
|
IdString derived_name = tpl_name;
|
|
|
|
RTLIL::Module *tpl = map->module(tpl_name);
|
|
|
|
dict<IdString, RTLIL::Const> parameters(cell->parameters);
|
|
|
|
|
|
|
|
if (tpl->get_blackbox_attribute(ignore_wb))
|
|
|
|
continue;
|
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
std::pair<IdString, dict<IdString, RTLIL::Const>> key(tpl_name, parameters);
|
|
|
|
auto it = techmap_cache.find(key);
|
|
|
|
if (it != techmap_cache.end()) {
|
|
|
|
tpl = it->second;
|
2020-06-02 18:15:13 -05:00
|
|
|
} else {
|
2020-06-02 19:12:54 -05:00
|
|
|
if (parameters.size() != 0) {
|
|
|
|
mkdebug.on();
|
|
|
|
derived_name = tpl->derive(map, parameters);
|
|
|
|
tpl = map->module(derived_name);
|
|
|
|
log_continue = true;
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
2020-06-02 19:12:54 -05:00
|
|
|
techmap_cache.emplace(std::move(key), tpl);
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
if (log_continue) {
|
|
|
|
log_header(design, "Continuing TECHMAP pass.\n");
|
|
|
|
log_continue = false;
|
|
|
|
mkdebug.off();
|
|
|
|
}
|
|
|
|
|
2020-06-02 19:12:54 -05:00
|
|
|
auto msg = stringf("Using template %s for cells of type %s.", log_id(tpl), log_id(cell->type));
|
|
|
|
if (!log_msg_cache.count(msg)) {
|
|
|
|
log_msg_cache.insert(msg);
|
|
|
|
log("%s\n", msg.c_str());
|
2020-06-02 18:15:13 -05:00
|
|
|
}
|
2020-06-02 19:12:54 -05:00
|
|
|
log_debug("%s %s.%s (%s) using %s.\n", mapmsg_prefix.c_str(), log_id(module), log_id(cell), log_id(cell->type), log_id(tpl));
|
|
|
|
techmap_module_worker(design, module, cell, tpl);
|
|
|
|
cell = nullptr;
|
2020-06-02 18:15:13 -05:00
|
|
|
did_something = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
handled_cells.insert(cell);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (log_continue) {
|
|
|
|
log_header(design, "Continuing TECHMAP pass.\n");
|
|
|
|
log_continue = false;
|
|
|
|
mkdebug.off();
|
|
|
|
}
|
|
|
|
|
|
|
|
return did_something;
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct FlattenPass : public Pass {
|
|
|
|
FlattenPass() : Pass("flatten", "flatten design") { }
|
|
|
|
void help() YS_OVERRIDE
|
|
|
|
{
|
|
|
|
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
|
|
|
|
log("\n");
|
|
|
|
log(" flatten [options] [selection]\n");
|
|
|
|
log("\n");
|
|
|
|
log("This pass flattens the design by replacing cells by their implementation. This\n");
|
|
|
|
log("pass is very similar to the 'techmap' pass. The only difference is that this\n");
|
|
|
|
log("pass is using the current design as mapping library.\n");
|
|
|
|
log("\n");
|
|
|
|
log("Cells and/or modules with the 'keep_hierarchy' attribute set will not be\n");
|
|
|
|
log("flattened by this command.\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -wb\n");
|
|
|
|
log(" Ignore the 'whitebox' attribute on cell implementations.\n");
|
|
|
|
log("\n");
|
|
|
|
}
|
|
|
|
void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE
|
|
|
|
{
|
|
|
|
log_header(design, "Executing FLATTEN pass (flatten design).\n");
|
|
|
|
log_push();
|
|
|
|
|
|
|
|
TechmapWorker worker;
|
|
|
|
|
|
|
|
size_t argidx;
|
|
|
|
for (argidx = 1; argidx < args.size(); argidx++) {
|
|
|
|
if (args[argidx] == "-wb") {
|
|
|
|
worker.ignore_wb = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
extra_args(args, argidx, design);
|
|
|
|
|
|
|
|
|
|
|
|
dict<IdString, pool<IdString>> celltypeMap;
|
|
|
|
for (auto module : design->modules())
|
|
|
|
celltypeMap[module->name].insert(module->name);
|
|
|
|
for (auto &i : celltypeMap)
|
|
|
|
i.second.sort(RTLIL::sort_by_id_str());
|
|
|
|
|
|
|
|
RTLIL::Module *top_mod = nullptr;
|
|
|
|
if (design->full_selection())
|
|
|
|
for (auto mod : design->modules())
|
|
|
|
if (mod->get_bool_attribute(ID::top))
|
|
|
|
top_mod = mod;
|
|
|
|
|
|
|
|
pool<RTLIL::Cell*> handled_cells;
|
|
|
|
if (top_mod != nullptr) {
|
|
|
|
worker.flatten_do_list.insert(top_mod->name);
|
|
|
|
while (!worker.flatten_do_list.empty()) {
|
|
|
|
auto mod = design->module(*worker.flatten_do_list.begin());
|
|
|
|
while (worker.techmap_module(design, mod, design, handled_cells, celltypeMap, false)) { }
|
|
|
|
worker.flatten_done_list.insert(mod->name);
|
|
|
|
worker.flatten_do_list.erase(mod->name);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
for (auto mod : design->modules().to_vector())
|
|
|
|
while (worker.techmap_module(design, mod, design, handled_cells, celltypeMap, false)) { }
|
|
|
|
}
|
|
|
|
|
|
|
|
log_suppressed();
|
|
|
|
log("No more expansions possible.\n");
|
|
|
|
|
|
|
|
if (top_mod != nullptr)
|
|
|
|
{
|
|
|
|
pool<IdString> used_modules, new_used_modules;
|
|
|
|
new_used_modules.insert(top_mod->name);
|
|
|
|
while (!new_used_modules.empty()) {
|
|
|
|
pool<IdString> queue;
|
|
|
|
queue.swap(new_used_modules);
|
|
|
|
for (auto modname : queue)
|
|
|
|
used_modules.insert(modname);
|
|
|
|
for (auto modname : queue)
|
|
|
|
for (auto cell : design->module(modname)->cells())
|
|
|
|
if (design->module(cell->type) && !used_modules[cell->type])
|
|
|
|
new_used_modules.insert(cell->type);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (auto mod : design->modules().to_vector())
|
|
|
|
if (!used_modules[mod->name] && !mod->get_blackbox_attribute(worker.ignore_wb)) {
|
|
|
|
log("Deleting now unused module %s.\n", log_id(mod));
|
|
|
|
design->remove(mod);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
log_pop();
|
|
|
|
}
|
|
|
|
} FlattenPass;
|
|
|
|
|
|
|
|
PRIVATE_NAMESPACE_END
|