2019-08-15 22:14:30 -05:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
// ============================================================================
|
2019-09-23 05:41:42 -05:00
|
|
|
// FF mapping for Virtex 6, Series 7 and Ultrascale. These families support
|
|
|
|
// the following features:
|
|
|
|
//
|
|
|
|
// - a CLB flip-flop can be used as a latch or as a flip-flop
|
|
|
|
// - a CLB flip-flop has the following pins:
|
|
|
|
//
|
|
|
|
// - data input
|
|
|
|
// - clock (or gate for latches) (with optional inversion)
|
|
|
|
// - clock enable (or gate enable, which is just ANDed with gate — unused by
|
|
|
|
// synthesis)
|
|
|
|
// - either a set or a reset input, which (for FFs) can be either
|
|
|
|
// synchronous or asynchronous (with optional inversion)
|
|
|
|
// - data output
|
|
|
|
//
|
|
|
|
// - a flip-flop also has an initial value, which is set at device
|
|
|
|
// initialization (or whenever GSR is asserted)
|
2019-08-15 22:14:30 -05:00
|
|
|
|
|
|
|
`ifndef _NO_FFS
|
|
|
|
|
2019-11-20 23:30:06 -06:00
|
|
|
// No reset.
|
|
|
|
|
2019-08-15 22:14:30 -05:00
|
|
|
module \$_DFF_N_ (input D, C, output Q);
|
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .R(1'b0));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
|
|
|
module \$_DFF_P_ (input D, C, output Q);
|
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .R(1'b0));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
|
|
|
|
2019-11-20 23:30:06 -06:00
|
|
|
// No reset, enable.
|
|
|
|
|
2019-08-15 22:14:30 -05:00
|
|
|
module \$_DFFE_NP_ (input D, C, E, output Q);
|
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .R(1'b0));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
|
|
|
module \$_DFFE_PP_ (input D, C, E, output Q);
|
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .R(1'b0));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
|
|
|
|
2019-11-20 23:30:06 -06:00
|
|
|
// Async reset.
|
|
|
|
|
|
|
|
module \$_DFF_NP0_ (input D, C, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDCE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .CLR( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
2019-11-20 23:30:06 -06:00
|
|
|
module \$_DFF_PP0_ (input D, C, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDCE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .CLR( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
2019-11-20 23:30:06 -06:00
|
|
|
|
|
|
|
module \$_DFF_NP1_ (input D, C, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDPE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .PRE( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
2019-11-20 23:30:06 -06:00
|
|
|
module \$_DFF_PP1_ (input D, C, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDPE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .PRE( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
|
|
|
|
2019-11-20 23:30:06 -06:00
|
|
|
// Async reset, enable.
|
|
|
|
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_DFFE_NP0P_ (input D, C, E, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDCE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .CLR( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_DFFE_PP0P_ (input D, C, E, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDCE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .CLR( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
2019-11-20 23:30:06 -06:00
|
|
|
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_DFFE_NP1P_ (input D, C, E, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDPE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .PRE( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_DFFE_PP1P_ (input D, C, E, R, output Q);
|
2019-08-15 22:14:30 -05:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
2019-11-20 23:30:06 -06:00
|
|
|
FDPE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .PRE( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// Sync reset.
|
|
|
|
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFF_NP0_ (input D, C, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .R( R));
|
2019-09-23 05:41:42 -05:00
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFF_PP0_ (input D, C, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .R( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
|
|
|
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFF_NP1_ (input D, C, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDSE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .S( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFF_PP1_ (input D, C, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDSE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(1'b1), .S( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// Sync reset, enable.
|
|
|
|
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFFE_NP0P_ (input D, C, E, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .R( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFFE_PP0P_ (input D, C, E, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDRE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .R( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
|
|
|
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFFE_NP1P_ (input D, C, E, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDSE_1 #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .S( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
2020-06-23 10:25:46 -05:00
|
|
|
module \$_SDFFE_PP1P_ (input D, C, E, R, output Q);
|
2019-11-20 23:30:06 -06:00
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
FDSE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .C(C), .CE(E), .S( R));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// Latches (no reset).
|
2019-09-23 05:41:42 -05:00
|
|
|
|
|
|
|
module \$_DLATCH_N_ (input E, D, output Q);
|
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
LDCE #(.INIT(_TECHMAP_WIREINIT_Q_), .IS_G_INVERTED(1'b1)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .G(E), .GE(1'b1), .CLR(1'b0));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
|
|
|
endmodule
|
|
|
|
module \$_DLATCH_P_ (input E, D, output Q);
|
|
|
|
parameter _TECHMAP_WIREINIT_Q_ = 1'bx;
|
|
|
|
LDCE #(.INIT(_TECHMAP_WIREINIT_Q_)) _TECHMAP_REPLACE_ (.D(D), .Q(Q), .G(E), .GE(1'b1), .CLR(1'b0));
|
|
|
|
wire _TECHMAP_REMOVEINIT_Q_ = 1;
|
2019-08-15 22:14:30 -05:00
|
|
|
endmodule
|
|
|
|
|
2019-11-20 23:30:06 -06:00
|
|
|
// Latches with reset (TODO).
|
|
|
|
|
2019-08-15 22:14:30 -05:00
|
|
|
`endif
|
|
|
|
|