mirror of https://github.com/YosysHQ/yosys.git
34 lines
735 B
Plaintext
34 lines
735 B
Plaintext
|
read_verilog <<EOT
|
||
|
module sync_sync(input clk, we, input [4:0] aw, aa, ab, input [3:0] wd, output reg [3:0] ra, rb);
|
||
|
reg [3:0] mem[0:31];
|
||
|
always @(posedge clk)
|
||
|
if (we) mem[aw] <= wd;
|
||
|
always @(posedge clk)
|
||
|
ra <= mem[aa];
|
||
|
always @(posedge clk)
|
||
|
rb <= mem[ab];
|
||
|
endmodule
|
||
|
EOT
|
||
|
|
||
|
synth_fabulous -top sync_sync
|
||
|
cd sync_sync
|
||
|
select -assert-count 1 t:RegFile_32x4
|
||
|
|
||
|
design -reset
|
||
|
|
||
|
read_verilog <<EOT
|
||
|
module async_sync(input clk, we, input [4:0] aw, aa, ab, input [3:0] wd, output reg [3:0] ra, rb);
|
||
|
reg [3:0] mem[0:31];
|
||
|
always @(posedge clk)
|
||
|
if (we) mem[aw] <= wd;
|
||
|
always @(posedge clk)
|
||
|
ra <= mem[aa];
|
||
|
always @(*)
|
||
|
rb <= mem[ab];
|
||
|
endmodule
|
||
|
EOT
|
||
|
|
||
|
synth_fabulous -top async_sync
|
||
|
cd async_sync
|
||
|
select -assert-count 1 t:RegFile_32x4
|