yosys/tests/arch/xilinx/dffs.ys

26 lines
830 B
Plaintext
Raw Normal View History

2019-10-18 05:19:59 -05:00
read_verilog ../common/dffs.v
2019-10-04 02:28:18 -05:00
design -save read
hierarchy -top dff
2019-10-18 01:06:57 -05:00
proc
2019-09-10 00:08:03 -05:00
equiv_opt -assert -map +/xilinx/cells_sim.v synth_xilinx # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
2019-10-04 02:28:18 -05:00
cd dff # Constrain all select calls below inside the top module
2019-09-10 00:08:03 -05:00
select -assert-count 1 t:BUFG
2019-10-04 02:28:18 -05:00
select -assert-count 1 t:FDRE
select -assert-none t:BUFG t:FDRE t:IBUF t:OBUF %% t:* %D
2019-10-04 02:28:18 -05:00
design -load read
hierarchy -top dffe
2019-10-18 01:06:57 -05:00
proc
2019-10-04 02:28:18 -05:00
equiv_opt -assert -map +/xilinx/cells_sim.v synth_xilinx # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd dffe # Constrain all select calls below inside the top module
select -assert-count 1 t:BUFG
select -assert-count 1 t:FDRE
select -assert-none t:BUFG t:FDRE t:IBUF t:OBUF %% t:* %D
2019-10-04 02:28:18 -05:00