yosys/tests/arch/ice40/counter.ys

12 lines
472 B
Plaintext
Raw Permalink Normal View History

2019-10-18 05:19:59 -05:00
read_verilog ../common/counter.v
2019-08-30 01:45:33 -05:00
hierarchy -top top
proc
flatten
equiv_opt -assert -multiclock -map +/ice40/cells_sim.v synth_ice40 # equivalency check
2019-08-30 01:45:33 -05:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd top # Constrain all select calls below inside the top module
2019-08-30 04:38:28 -05:00
select -assert-count 6 t:SB_CARRY
2019-08-30 01:45:33 -05:00
select -assert-count 8 t:SB_DFFR
select -assert-count 8 t:SB_LUT4
select -assert-none t:SB_CARRY t:SB_DFFR t:SB_LUT4 %% t:* %D