yosys/tests/arch/machxo2/dffs.ys

20 lines
824 B
Plaintext
Raw Permalink Normal View History

read_verilog ../common/dffs.v
design -save read
hierarchy -top dff
proc
2023-08-25 04:10:20 -05:00
equiv_opt -assert -map +/lattice/cells_sim_xo2.v synth_lattice -family xo2 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd dff # Constrain all select calls below inside the top module
2023-03-18 12:12:02 -05:00
select -assert-count 1 t:TRELLIS_FF
select -assert-none t:TRELLIS_FF t:TRELLIS_IO %% t:* %D
2020-11-20 17:16:45 -06:00
design -load read
hierarchy -top dffe
proc
2023-08-25 04:10:20 -05:00
equiv_opt -assert -map +/lattice/cells_sim_xo2.v synth_lattice -family xo2 # equivalency check
2020-11-20 17:16:45 -06:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd dffe # Constrain all select calls below inside the top module
2023-08-23 03:54:29 -05:00
select -assert-count 1 t:TRELLIS_FF t:LUT4
2023-03-18 12:12:02 -05:00
select -assert-none t:TRELLIS_FF t:LUT4 t:TRELLIS_IO %% t:* %D