yosys/tests/arch/ice40/tribuf.ys

12 lines
412 B
Plaintext
Raw Permalink Normal View History

2019-10-18 05:19:59 -05:00
read_verilog ../common/tribuf.v
hierarchy -top tristate
2019-08-22 14:30:49 -05:00
proc
2019-10-18 05:19:59 -05:00
tribuf
2019-08-22 14:30:49 -05:00
flatten
2019-10-18 05:19:59 -05:00
synth
2019-08-22 14:36:27 -05:00
equiv_opt -assert -map +/ice40/cells_sim.v -map +/simcells.v synth_ice40 # equivalency check
2019-08-21 13:52:07 -05:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
2019-10-18 05:19:59 -05:00
cd tristate # Constrain all select calls below inside the top module
2019-08-19 23:50:05 -05:00
select -assert-count 1 t:$_TBUF_
2019-08-21 13:52:07 -05:00
select -assert-none t:$_TBUF_ %% t:* %D