





# SORBONNE UNIVERSITÉ

# LIP6 Laboratory

# **ALLIANCE CHECK TOOLKIT**

Jean-Paul CHAPUT Jean-Paul.Chaput@lip6.fr



This work is licensed under a Creative Commons Attribution-NonCommercial-ShareALike 4.0 International License. Creative Commons License creativecommons.org/licenses/by-nc-sa/4.0/

# Contents

# **Toolkit Purpose**

This toolkit has been created to allow developpers to share through **git** a set of benchmarks to validate their changes in Alliance & Coriolis before committing and pushing them in their central repositories. A change will be considered as validated when all the developpers can run successfully all the benchs in their respective environments.

As a consequence, this repository is likely to be *very* unstable and the commits not well documenteds as they will be quick corrections made by the developpers.

#### **Release Notes**

## August 30, 2019

KATANA is now used as the default router. It can now manage a complete chip design with I/O pads. As a consequence, the **Makefile** are all modificated, the variable USE\_KATANA=Yes is changed to USE\_KITE=No (see Benchmark Makefiles).

Designs with I/O pads are also modificated to be processed by KATANA as it uses a different approach.

## **Toolkit Contents**

The toolkit provides:

- **OK Status.** A set of eight benchmark designs that are used as regression tests (see go.sh). Benchmarks with multiple target technologies still count as one.
- **KO Status.** Examples that currently fails due to incomplete or poorly implemenented features of CORIOLIS.
- **Unchecked.** Non-fonctional examples, or really too long to run for a regression test.

| Design                     | Technology       | Cell Libraries                 | Status    |
|----------------------------|------------------|--------------------------------|-----------|
| adder                      | MOSIS            | nsxlib, mpxlib, msplib         | Unchecked |
| AM2901 (standard cells)    | Symbolic cmos    | sxlib, pxlib                   | ОК        |
| AM2901 (datapath)          | Symbolic cmos    | sxlib, dp_sxlib, pxlib         | ОК        |
| alliance-run<br>(AM2901)   | Symbolic cmos    | sxlib, dp_sxlib, padlib        | Unchecked |
| RingOscillator             | Symbolic cmos    | sxlib                          | OK        |
| CPU                        | MOSIS            | nsxlib, mpxlib, msplib         | OK        |
| SNX                        |                  |                                |           |
| snx / Alliance             | Symbolic cmos    | sclib                          | Unchecked |
| snx / sxlib2M              | Symbolic cmos 2M | sxlib                          | ОК        |
| snx / cmos                 | Symbolic cmos    | sxlib,pxlib                    | OK        |
| SNX / cmos45               | Symbolic cmos 45 | nsxlib, mpxlib                 | OK        |
| SNX / FreePDK_45           | FreePDK 45       | gsc145                         | OK        |
| snx / c35b4                | AMS 350nm c35b4  | corelib                        | КО        |
| 6502                       |                  |                                |           |
| 6502 / cmos45              | Symbolic cmos 45 | nsxlib                         | OK        |
| ARLET6502 / cmos350        | Symbolic cmos 45 | nsxlib                         | OK        |
| MIPS                       |                  |                                |           |
| MIPS (microprogrammed)     | Symbolic cmos    | sxlib, dp_sxlib, rf2lib        | OK        |
| мірѕ (pipeline)            | Symbolic cmos    | sxlib, dp_sxlib, rf2lib        | ОК        |
| мірѕ (pipeline+chip)       | Symbolic cmos    | sxlib, dp_sxlib, rf2lib, pxlib | Unchecked |
| Miscellaneous              |                  |                                |           |
| FPGA (Moc4x4_L4C12)        | Symbolic cmos    | sxlib                          | КО        |
| ISPD <b>05 (</b> bigblue1) | None             | Generated on the fly           | Unchecked |
| ARMv2A                     | Symbolic cmos    | sxlib, pxlib                   | ОК        |
| Vex RISC-V                 | -                |                                |           |
| VexRiscV / cmos            | Symbolic cmos    | sxlib, pxlib                   | OK        |
| VEXRISCV / cmos45          | Symbolic cmos 45 | nsxlib, mpxlib                 | OK        |
| VEXRISCV / FreePDK_45      | FreePDK 45       | gsc145                         | КО        |
| VexRiscV / c35b4           | AMS 350nm c35b4  | corelib                        | КО        |
| nMigen basic ALU exam      | ole              |                                |           |
| ALU / scn6m_deep_o9        | MOSIS            | nsxlib                         | Unchecked |

• The NMIGEN design is the basic ALU taken from the distribution to perform integration test in the design flow. The target technology is the MOSIS 180nm (scn6m\_deep).

- The Arlet6502 is taken from Arlet's MOS 6502 core and is routed using the four metal symbolic technology (so the router has three availables).
- · Three cell libraries.

All thoses libraries are for use with MOSIS and FREEPDK45 technologies. We provides them as part of the toolkit as we are still in the process of validating that technology, and we may have to perform quick fixes on them. The design are configured to use them instead of those supplied by the ALLIANCE installation.

- 1. nsxlib: Standard Cell library, compliant with MOSIS.
- 2. mpxlib: Pad library, compliant with CORIOLIS.
- 3. msplib: Pad library, compliant with ALLIANCE / ring. Cells in this library are wrappers around their counterpart in mpxlib, they provides an outer layout shell that is usable by ring.
- The RDS files for MOSIS (scn6m\_deep\_09.rds) and FREEPDK45 technologies, for the same reason as the cell libraries.
- Miscellenous helper scripts.

# **Toolkit Layout**

The files are organized as follow:

| Directory                                    | Contents                                                                                                  |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| ./etc/                                       | Configuration files                                                                                       |
| ./etc/mk/                                    | Makefiles rules to build benchmarks. This directory must be symbolic linked into each benchmark directory |
| ./etc/mk/users.d/                            | Directory holding the configuration for each user                                                         |
| ./bin/                                       | Additionnal scripts                                                                                       |
| ./cells/ <libdir></libdir>                   | Standard cells libraries.                                                                                 |
| ./benchs/ <bench>/<techno>/</techno></bench> | Benchmark directories                                                                                     |
| ./doc/                                       | This documentation directory                                                                              |

## **Benchmark Makefiles**

A benchmark Makefile is build by setting up variables  $USE\_<FEATURE>=Yes/No$  then including the set of rules ./mk/design-flow.mk. The directory alliance-check-toolkit/etc/mk/must be symlinked in the directory where the Makefile resides.

The **Makefile** provides some or all of the following targets. If the place and route stage of a benchmark has multiple target technology, one directory is created for each.

|              | blif   | Synthetize the netlist with Yosys.                       |  |  |  |  |  |
|--------------|--------|----------------------------------------------------------|--|--|--|--|--|
|              | layout | The complete symbolic layout of the design (P&R).        |  |  |  |  |  |
|              | gds    | Generate the real layout (GDSII)                         |  |  |  |  |  |
| druc         |        | Symbolic layout checking                                 |  |  |  |  |  |
| Coriolis 1vx | lvx    | Perform LVS.                                             |  |  |  |  |  |
|              | graal  | Launch graal in the Makefile's environement              |  |  |  |  |  |
| dreal        |        | Launch dreal in the Makefile 's environement, and        |  |  |  |  |  |
|              |        | load the gds file of the design.                         |  |  |  |  |  |
|              | view   | Launch <b>cgt</b> and load the design (chip)             |  |  |  |  |  |
|              | cgt    | Launch <b>cgt</b> in the <b>Makefile</b> 's environement |  |  |  |  |  |

A top Makefile in a bench directory must looks like:

LOGICAL\_SYNTHESIS = Yosys
PHYSICAL\_SYNTHESIS = Coriolis
DESIGN\_KIT = nsxlib45

USE\_CLOCKTREE = No USE\_DEBUG = No USE\_KITE = No

**NETLISTS** = VexRiscv

include ./mk/design-flow.mk

blif: VexRiscv.blif
layout: vexriscv\_r.ap
gds: vexriscv\_r.gds

lvx: lvx-vst-vexriscv
drc: druc-vexriscv\_r

#### Where variables have the following meaning:

| Variable           | Usage                                                                                                                                                                               |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOGICAL_SYNTHESIS  | Tells what synthesis tool to use between Alliance or Yosys. Netlists must be pre-generated if this variable is empty or not present                                                 |
| PHYSICAL_SYNTHESIS | Tells what place & route tools to use between Alliance (i.e. ocp, nero & ring) and Coriolis                                                                                         |
| DESIGN_KIT         | The target technology and the standard cell libraries to use, for the supported values see below.                                                                                   |
| NETLISTS           | The list of <i>netlists</i> that are requireds to perform the place and route stage. See the complete explanation below                                                             |
| VST_FLAGS          | Flags to be passed to the tools driving <b>vst</b> files. Due to some non-standard syntax in the ALLIANCE format, if you have a hierarchical design, please set it tovst-use-concat |
| USE_CLOCKTREE      | Adds a clock-tree to the design (CORIOLIS)                                                                                                                                          |
| USE_DEBUG          | Use the debugger enabled version of cgt                                                                                                                                             |
| USE_KITE           | Use the old KITE (digital only) router                                                                                                                                              |

#### Detailed semantic of the NETLISTS variable:

- Netlists name must be given without file extensions. Those are guessed according to the selected synthesis tool.
- According to the value of LOGICAL\_SYNTHESIS they are user supplied or generated. In the later case, be aware that calling the clean target will remove the generated files.
- In case the logical synthesis stage is needed, the file holding the behavioral description is the *first* of the item list. In certain contexts, it will also be considered as the chip's core.
- If the behavioral description is hierarchical, each sub model must be added to the NETLISTS variable (after the top level one). In case of Yosys synthesis, blif2vst.py will generate a vst file for each model of the hierarchy. We add them to the list so a make clean will remove not only the top level vst (and associated ap after placement), but the whole hierarchy.

A slightly more complex example is below. The behavioral description that will be synthetised must be in alu\_hier (in fact alu\_hier.il or alu\_hier.v as we are using Yosys). Two sub-model are generated by the synthesis, add and sub, so we add them in tail of the NETLISTS variable.

```
LOGICAL_SYNTHESIS = Yosys
PHYSICAL_SYNTHESIS = Coriolis
    DESIGN_KIT = nsxlib

YOSYS_FLATTEN = No
    VST_FLAGS = --vst-use-concat
USE_CLOCKTREE = No
    USE_DEBUG = No
    USE_KITE = No

NETLISTS = alu_hier \
    add \
    sub
```

include ./mk/design-flow.mk

blif: alu\_hier.blif
vst: alu\_hier.vst
layout: alu\_hier\_r.ap
gds: alu\_hier\_r.gds

lvx: lvx-alu\_hier\_r
druc: druc-alu\_hier\_r
view: cgt-alu\_hier\_r
graal: graal-alu\_hier\_r

# Availables design kits (to set DESIGN\_KIT):

| Value      | Design kit                                                                                         |
|------------|----------------------------------------------------------------------------------------------------|
| sxlib      | The default Alliance symbolic technology. Use the $\mathtt{sxlib}$ and $\mathtt{pxlib}$ libraries. |
| nsxlib     | Symbolic technology fitted for MOSIS 18onm, 6 metal layers SCN6M_DEEP                              |
| nsxlib45   | The symbolic technology fitted for 180nm and below. Used for FREEPDK45 in symbolic mode.           |
| FreePDK_45 | Direct use of the real technology FREEPDK45.                                                       |
| c35b4      | AMS 350nm c35b4 real technology.                                                                   |

## **Setting Up the User's Environement**

Before running the benchmarks, you must create a configuration file to tell where all the softwares are installeds. The file is to be created in the directory:

```
alliance-check-toolkit/etc/mk/users.d/
```

The file itself must be named from your username, if mine is jpc:

```
alliance-check-toolkit/etc/mk/users.d/user-jpc.mk
```

#### Example of file contents:

# Where Jean-Paul Chaput gets his tools installeds.

All the variable names and values are more or less self explanatory...

# **CORIOLIS Configuration Files**

Unlike Alliance which is entirely configured through environement variables or system-wide configuration file, Coriolis uses configuration files in the current directory. They are present for each bench:

- <cwd>/coriolis2/\_\_init\_\_.py: Just to tell PYTHON that this directory contains a module and be able to *import* it.
- <cwd>/coriolis2/settings.py: Override system configuration, and setup technology.

#### **CORIOLIS and Clock Tree Generation**

When CORIOLIS is used, it create a clock tree which modificate the original netlist. The new netlist, with a clock tree, has a postfix of \_clocked.



#### Note

**Trans-hierarchical Clock-Tree.** As CORIOLIS do not flatten the designs it creates, not only the top-level netlist is modificated. All the sub-blocks connected to the master clock are also duplicateds, whith the relevant part of the clock-tree included.

#### **RHEL6 and Clones**

Under RHEL6 the developpement version of CORIOLIS needs the devtoolset-2. os.mk tries, based on uname to switch it on or off.

# Yosys Wrapper Script yosys.py

As far as I understand, yosys do not allow it's scripts to be parametriseds. The yosys. py script is a simple wrapper around yosys that generate a custom tailored TCL script then call yosys itself. It can manage two input file formats, VERILOG and RTLIL and produce a blif netlist.

Here is an example of generated TCL script: VexRiscv.ys:

## **Benchmarks Special Notes**

#### alliance-run

This benchmark comes mostly with it's own rules and do not uses the ones supplieds by rules.mk. It uses only the top-level configuration variables.

It a sligtly modified copy of the alliance-run found in the Alliance package (modification are all in the **Makefile**). It build an AM2901, but it is splitted in a control and an operative part (data-path). This is to also check the data-path features of ALLIANCE.

And lastly, it provides a check for the CORIOLIS encapsulation of ALLIANCE through PYTHON wrappers. The support is still incomplete and should be used only by very experienced users. See the demo\* rules.

#### AM2901 standard cells

This benchmark can be run in loop to check slight variations. The clock tree generator modify the netlist trans-hierarchically then saves the new netlist. But, when there's a block without a clock (say an ALU for instance) it is not modificated yet saved. So the <code>vst</code> file got rewritten. And while the netlist is rewritten in a deterministic way (from how it was parsed), it is not done the same way due to instance and terminal re-ordering. So, from run to run, we get identical netlists but different files inducing slight variations in how the design is placed and routed. We use this defect to generate deterministic series of random variation that helps check the router. All runs are saved in a ./runs sub-directory.

The script to perform a serie of run is ./doRun.sh.

To reset the serie to a specific run (for debug), you may use ./setRun.sh.

#### **Libraries Makefiles**



#### Note

For those part to work, you need to get hitas & yagle: HiTas -- Static Timing Analyser

The bench/etc/mk/check-library.mk provides rules to perform the check of a library as a whole or cell by cell. To avoid too much clutter in the library directory, all the intermediate files generated by the verification tools are kept in a ./check/ subdirectory. Once a cell has been validated, a ./check/<cell>.ok is generated too prevent it to be checked again in subsequent run. If you want to force the recheck of the cell, do not forget to remove this file.

## **Checking Procedure**

- DRC with druc.
- Formal proof between the layout and the behavioral description. This is a somewhat long chain of tools:
  - 1. cougar, extract the spice netlist (.spi).
  - 2. yagle, rebuild a behavioral description (.vhd) from the spice netlist.
  - 3. vasy, convert the .vhd into a .vbe (Alliance VHDL subset for behavioral descriptions).
  - 4.  ${\tt proof}$ , perform the formal proof between the refence . ${\tt vbe}$  and the extracted one.

| Rule or File              | Action                                                                                                                                                                      |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| check-lib                 | Validate every cell of the library                                                                                                                                          |
| clean-lib-tmp             | Remove all intermediate files in the ./check subdirectory <b>except</b> for the *.ok ones. That is, cells validated will not be rechecked.                                  |
| clean-lib                 | Remove all files in ./check, including *.ok                                                                                                                                 |
| ./check/ <cell>.ok</cell> | Use this rule to perform the individual check of <cell>. If the cell is validated, a file of the same name will be created, preventing the cell to be checked again.</cell> |

# **Synopsys Liberty .lib Generation**

The generation of the liberty file is only half-automated. hitas / yagle build the base file, then we manually perform the two modifications (see below).

The rule to call to generate the liberty file is: bname>-dot-lib where bname> is the name of the library. To avoid erasing the previous one (and presumably hand patched), this rule create a new.

- Run the ./bin/cellsArea.py script which will setup the areas of the cells (in square um). Work on <libname>.lib.new.
- 2. For the synchronous flip-flop, add the functional description to their timing descriptions:

```
cell (sff1_x4) {
  pin (ck) {
    direction : input ;
    clock : true ;
    /* Timing informations ... */
}
```

```
pin (q) {
    direction : output ;
    function : "IQ" ;
    /* Timing informations ... */
  ff(IQ, IQN) {
    next_state : "i" ;
    clocked_on : "ck" ;
  }
}
cell (sff2_x4) {
  pin (ck) {
    direction : input ;
    clock : true ;
    /* Timing informations ... */
  pin (q) {
    direction : output ;
    function : "IQ" ;
    /* Timing informations ... */
  ff(IQ, IQN) {
    next state: "(cmd * i1) + (cmd' * i0)";
    clocked on : "ck" ;
  }
}
```



#### Note

The tristate cells **ts**\_ and **nts**\_ are not included in the .lib.

#### **Helpers Scripts**

TCL scripts for avt\_shell related to cell validation and characterization, in ./benchs/bin, are:

- extractCell.tcl, read a spice file and generate a VHDL behavioral description (using yagle). This file needs to be processed further by vasy to become an Alliance behavioral file (vbe). It takes two arguments: the technology file and the cell spice file. Cell which name starts by sff will be treated as D flip-flop.
- buildLib.tcl, process all cells in a directory to buil a liberty file. Takes two arguments, the technology file and the name of the liberty file to generate. The collection of characterized cells will be determined by the .spi files found in the current directory.

#### **Macro-Blocks Makefiles**

The bench/etc/mk/check-generator.mk provides rules to perform the check of a macro block generator. As one library cell may be used to build multiple macro-blocks, one **Makefile** per macro must be provided. The *dot* extension of a **Makefile** is expected to be the name of the macro-block. Here is a small example for the register file generator, Makefile.block\_rf2:

```
TK_RTOP = ../..
export MBK_CATA_LIB = $(TOOLKIT_CELLS_TOP)/nrf2lib
include $(TK_RTOP)/etc/mk/alliance.mk
```



#### Note

In the check-gen rule, the name of the block **must** match the *dot* extension of the **Makefile**, here: block\_rf2.

Macro-block generators are parametrized. We uses a special naming convention to pass parameters names and values trough the rule name. To declare a parameter, add  $_p$ , then the name of the parameter and it's value separated by a  $_$ .

| String in Rule Name | Call to the generator |
|---------------------|-----------------------|
| _p_b_16_p_w_32      | -b 16 -w 32           |

When multiple flavor of a generator could be built upon the same cell library, one **Makefile** per flavor is provided. To run them all at once, a makeAll.sh script is also available.

The check-gen rule only perform a DRC and a LVS to check that their router as correctly connected the cells of a macro-block. It doesn't perform any functional verification.

To perform a functional abstraction with yagle you may use the following command:

```
ego@home:nrf2lib> make -f Makefile.block_rf2 block_rf2_b_4_p_w_6_kite.vhd
```

Even if the resulting VHDL cannot be used it is always good to look in the report file block\_rf2\_b\_4\_p\_w\_6\_kit for any error or warning, particularly any disconnected transistor.

## **Calling the Generator**

A script ./check/generator.py must be written in order to call the generator in standalone mode. This script is quite straigthforward, what changes between generators is the command line options and the stratus.buildModel() call.

After the generator call, we get a netlist and placement, but it is not finished until it is routed with the CORIOLIS router.



#### Note

Currently all macro-block generators are part of the STRATUS netlist capture language tool from CORIOLIS.

## Scaling the Cell Library

This operation has to be done once, when the cell library is initially ported. The result is put in the **git** repository, so there's no need to run it again on a provided library.

The script is ./check/scaleCell.py. It is very sensitive on the way the library pathes are set in .coriolis2/settings.py. It must have the target cell library setup as the WORKING\_LIBRARY and the source cell library in the SYSTEM\_LIBRARY. The technology must be set to the target one. And, of course, the script must be run the directory where .coriolis2/ is located.

The heart of the script is the <code>scaleCell()</code> function, which work on the original cell in variable <code>sourceCell()</code> (argument) and <code>scaledCell()</code>, the converted one. Although the script is configured to use the *scaled* technology, this do not affect the values of the coordinates of the cells we read, whatever their origin. This means that when we read the <code>sourceCell()</code>, the coordinates of it's components keeps the value they have under <code>SxLib</code>. It is when we duplicate

them into the scaledCell that we perform the scaling (i.e. multiply by two) and do whatever adjustments we need. So when we have an adjustment to do on a specific segment, say slingtly shift a NDIF, the coordinates must be expressed as in SxLib (once more: *before* scaling).



#### Note

There is a safety in ./check/scaleCell.py, it will not run until the target library has not been emptied of it's cells.

The script contains a <code>getDeltas()</code> function which provide a table on how to resize some layers (width and extension).

As the scaling operations is very specific to each macro-block, this script is *not* shared, but customized for each one.

# **Tools & Scripts**

## One script to run them all: go.sh

To call all the bench's Makefile sequentially and execute one or more rules on each, the small script utility go.sh is available. Here are some examples:

```
ego@home:bench$ ./bin/go.sh clean
ego@home:bench$ ./bin/go.sh lvx
```

# Command Line cgt: doChip.py

As a alternative to **cgt**, the small helper script doChip.py allows to perform all the P&R tasks, on an stand-alone block or a whole chip.

#### **Blif Netlist Converter**

The blif2vst.py script convert a .blif netlist into an ALLIANCE one (vst). This is a very straightforward encapsulation of CORIOLIS. It could have been included in doChip.py, but then the make rules would have been much more complicateds.

## Pad Layout Converter px2mpx.py

The px2mpx.py script convert pad layout from the pxlib (ALLIANCE dummy technology) into mpxlib (MOSIS compliant symbolic technology).

Basically it multiplies all the coordinate by two as the source technology is  $1\mu$  type and the target one a  $2\mu$ . In addition it performs some adjustement on the wire extension and minimal width and the blockage sizes.

As it is a one time script, it is heavily hardwired, so before using it do not forget to edit it to suit your needs.

The whole conversion process is quite tricky as we are cheating with the normal use of the software. The steps are as follow:

- 1. Using the Alliance dummy technology and in an empty directory, run the script. The layouts of the converted pads ( $\star \_mpx.ap$ ) will be created.
- 2. In a second directory, this time configured for the MoSIS technology (see .coriolis2\_techno.conf) copy the converted layouts. In addition to the layouts, this directory must also contain the behavioral description of the pads (.vbe). Otherwise, you will not be able to see the proper layout.
- 3. When you are satisfied with the new layout of the pads, you can copy them back in the official pad cell library.

#### Note



**How Coriolis Load Cells.** Unlike in Alliance, Coriolis maintain a much tighter relationship between physical and logical (structural or behavioral) views. The loading process of a cell try *first* to load the logical view, and if found, keep tab of the directory it was in. *Second* it tries to load the physical view from the same directory the logical view was in. If no logical view is found, only the physical is loaded.

Conversely, when saving a cell, the directory it was loaded from is kept, so that the cell will be overwritten, and not duplicated in the working directory as it was in Alliance.

This explains why the behavioral view of the pad is needed in the directory the layouts are put into. Otherwise you would only see the pads of the system library (if any).

# **CADENCE Support**

To perform comparisons with CADENCE EDI tools (i.e. encounter NANOROUTE), some benchmarks have a sub-directory encounter holding all the necessary files. Here is an example for the design named <fpga>.

| encounter directory |                                                     |
|---------------------|-----------------------------------------------------|
| File Name           | Contents                                            |
| fpga_export.lef     | Technology & standard cells for the design          |
| fpga_export.def     | The design itself, flattened to the standard cells. |
| fpga_nano.def       | The placed and routed result.                       |
| fpga.tcl            | The TCL script to be run by encounter               |

The LEF/DEF file exported or imported by Coriolis are *not* true physical files. They are pseudoreal, in the sense that all the dimensions are directly taken from the symbolic with the simple rule 1 lambda = 1 micron.



#### Note

**LEF/DEF files:** Coriolis is able to import/export in those formats only if it has been compiled against the Sı2 relevant libraries that are subjects to specific license agreements. So in case we don't have access to thoses we supplies the generated LEF/DEF files.

The encounter directory contains the LEF/DEF files and the TCL script to be run by encounter:

```
ego@home:encounter> . ../../etc/EDI1324.sh
ego@home:encounter> encounter -init ./fpga.tcl
```

Example of TCL script for encounter:

```
setNanoRouteMode -quiet -drouteStartIteration 0
setNanoRouteMode -quiet -routeTopRoutingLayer 5
setNanoRouteMode -quiet -routeBottomRoutingLayer 2
setNanoRouteMode -quiet -drouteEndIteration 0
setNanoRouteMode -quiet -routeWithTimingDriven false
setNanoRouteMode -quiet -routeWithSiDriven false
routeDesign -globalDetail
global dbgLefDefOutVersion
set dbgLefDefOutVersion 5.7
defOut -floorplan -netlist -routing fpga_nano.def
```

# **Technologies**

We provides configuration files for the publicly available Mosis technology SCN6M\_DEEP.

- ./bench/etc/scn6m\_deep\_09.rds, RDS rules for symbolic to real transformation.
- ./bench/etc/scn6m\_deep.hsp, transistor spice models for yagle.

#### References:

- MOSIS Scalable CMOS (SCMOS)
- MOSIS Wafer Acceptance Tests

#### Technical informations:

# MOSIS WAFER ACCEPTANCE TESTS

RUN: T92Y (MM\_NON-EPI\_THK-MTL) VENDOR: TSMC

TECHNOLOGY: SCN018 FEATURE SIZE: 0.18 microns

Run type: DED

INTRODUCTION: This report contains the lot average results obtained by MOSIS from measurements of MOSIS test structures on each wafer of this fabrication lot. SPICE parameters obtained from similar

measurements on a selected wafer are also attached.

COMMENTS: DSCN6M018\_TSMC

| TRANSISTOR PARAMETERS | W/L       | N-CHANNEL | P-CHANNEL | UNITS      |
|-----------------------|-----------|-----------|-----------|------------|
| MINIMUM               | 0.27/0.18 | 0.50      | 0.40      | 14         |
| Vth                   |           | 0.50      | -0.49     | VOITS      |
| SHORT                 | 20.0/0.18 |           |           |            |
| Idss                  |           | 572       | -276      | uA/um      |
| Vth                   |           | 0.52      | -0.49     | volts      |
| Vpt                   |           | 4.7       | -5.2      | volts      |
| WIDE                  | 20.0/0.18 |           |           |            |
| Ids0                  | ·         | 20.8      | -15.2     | pA/um      |
| LARGE                 | 50/50     |           |           |            |
| Vth                   | ·         | 0.42      | -0.41     | volts      |
| Vjbkd                 |           | 3.7       | -4.4      | volts      |
| Ijlk                  |           | <50.      | .0 <      | 50.0 pA    |
| K' (Uo*Cox/2)         |           | 171.0     | -37.0     | uA/V^2     |
| Low-field Mobility    |           | 406.07    | 87.86     | $cm^2/V*s$ |

COMMENTS: Poly bias varies with design technology. To account for mask bias use the appropriate value for the parameters XL and XW in your SPICE model card.

| in your SPI                                            | CE mode          | el car     | d.                 |               |                  |            |                    |                          |
|--------------------------------------------------------|------------------|------------|--------------------|---------------|------------------|------------|--------------------|--------------------------|
|                                                        | Design           | n Tech     | nology             |               |                  | XL (u      | m) XW              | (um)                     |
|                                                        | SCN6M_           | _DEEP      | •                  | a=0.09)       | 0.00             |            | -0.01              |                          |
|                                                        | SCN6M_           | _SUBM      | thi<br>(lambd      | е             | 0.00<br>-0.02    |            | -0.01<br>0.00      |                          |
|                                                        |                  | thi        | ck oxid            | е             | -0.02            | 0          | .00                |                          |
| FOX TRANSISTORS                                        | GA:              | ſF.        | N+AC               | TIVE P        | +ACTIVE U        | JNITS      |                    |                          |
| Vth                                                    | Poly             |            | >6.6 <-            |               |                  | *          |                    |                          |
| DDOGEGG DADAMEEDG                                      | NT 1             | D.         | DOLV               | NUDII         |                  | 241        | 140                | INTEG                    |
| PROCESS PARAMETERS Sheet Resistance Contact Resistance | N+<br>7.0<br>8.3 | 8.1<br>8.8 | POLY<br>8.3<br>8.1 | N+BLK<br>59.5 | PLY+BLK<br>306.6 | M1<br>0.08 | M2<br>0.08<br>4.83 | UNITS<br>ohms/sq<br>ohms |

Gate Oxide Thickness 41

angstrom

|                                                                                                                                                                                                                                                                                                                       | M3<br>0.08<br>9.74 | POLY       | /_HRI                       |                                                       | M4<br>0.08<br>5.36                                                            |                                             | 0 .                                             | 45<br>.07<br>.50                                                |                                                                | M6<br>0.0<br>23.4 | 1 9          | ₩<br>51 | UNITS<br>ohms, |                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------|-----------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------|-------------------|--------------|---------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMMENTS: BLK is silic                                                                                                                                                                                                                                                                                                | ide k              | olock.     | •                           |                                                       |                                                                               |                                             |                                                 |                                                                 |                                                                |                   |              |         |                |                                                                                                                                                                        |
| CAPACITANCE PARAMETERS Area (substrate) Area (N+active) Area (P+active) Area (poly) Area (metal1) Area (metal2) Area (metal3) Area (metal5) Area (metal5) Area (r well) Area (d well) Area (no well) Fringe (substrate) Fringe (poly) Fringe (metal1) Fringe (metal2) Fringe (metal3) Fringe (metal4) Fringe (metal5) |                    | P+<br>1234 | POLY<br>101<br>8517<br>8275 | <ul><li>34</li><li>53</li><li>64</li><li>53</li></ul> | 14<br>20<br>17<br>35<br>36<br>38                                              | 9<br>14<br>10<br>14<br>36<br>29<br>29<br>34 | 7<br>11<br>7<br>9<br>14<br>37<br>24<br>23<br>35 | 5<br>9<br>5<br>6<br>9<br>14<br>36<br>21<br>19<br>22<br>27<br>34 | 4<br>8<br>4<br>5<br>6<br>9<br>14<br>35<br>19<br>18<br>20<br>23 | R_W 562           | D_N_W<br>129 | M5P     | N_W<br>130     | UNII  aF/\(\)  aF/\(\) |
| CIRCUIT PARAMETERS Inverters Vinv Vinv Vol (100 uA) Voh (100 uA) Vinv Gain Ring Oscillator Freq. D1024_THK (31-stg,3. DIV1024 (31-stg,1.8V Ring Oscillator Power D1024_THK (31-stg,3. DIV1024 (31-stg,1.8V                                                                                                            | )<br>3V)           | 1.         | .5<br>.0<br>.0              | 302377                                                | 00.74<br>00.79<br>00.08<br>11.62<br>00.83<br>14.67<br>13.00<br>10.00<br>10.00 | 4 · · · · · · · · · · · · · · · · · · ·     | Volt<br>volt<br>volt<br>volt<br>MHz<br>JW/N     | ES<br>ES<br>ES<br>ES                                            | _                                                              |                   |              |         |                |                                                                                                                                                                        |

COMMENTS: DEEP\_SUBMICRON