mirror of https://github.com/efabless/caravel.git
50 lines
1.7 KiB
Tcl
50 lines
1.7 KiB
Tcl
# SPDX-FileCopyrightText: 2020 Efabless Corporation
|
|
#
|
|
# Licensed under the Apache License, Version 2.0 (the "License");
|
|
# you may not use this file except in compliance with the License.
|
|
# You may obtain a copy of the License at
|
|
#
|
|
# http://www.apache.org/licenses/LICENSE-2.0
|
|
#
|
|
# Unless required by applicable law or agreed to in writing, software
|
|
# distributed under the License is distributed on an "AS IS" BASIS,
|
|
# WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
# See the License for the specific language governing permissions and
|
|
# limitations under the License.
|
|
# SPDX-License-Identifier: Apache-2.0
|
|
|
|
# virtual clock
|
|
set ::env(CLOCK_PERIOD) 8
|
|
set ::env(CLOCK_PORT) ""
|
|
set ::env(DESIGN_NAME) mprj_io_buffer
|
|
set ::env(DESIGN_IS_CORE) 0
|
|
set ::env(SYNTH_USE_PG_PINS_DEFINES) "USE_POWER_PINS"
|
|
set ::env(SYNTH_READ_BLACKBOX_LIB) 1
|
|
set ::env(FP_SIZING) "absolute"
|
|
set ::env(DIE_AREA) "0 0 45 50"
|
|
set ::env(CORE_AREA) "5 5 40 45"
|
|
|
|
set ::env(VERILOG_FILES) "\
|
|
$::env(DESIGN_DIR)/../../verilog/rtl/defines.v \
|
|
$::env(DESIGN_DIR)/../../verilog/rtl/mprj_io_buffer.v"
|
|
|
|
set ::env(FP_PIN_ORDER_CFG) [glob $::env(DESIGN_DIR)/pin_order.cfg]
|
|
|
|
set ::env(FP_PDN_VOFFSET) 2
|
|
set ::env(FP_PDN_VPITCH) 7
|
|
set ::env(FP_PDN_VSPACING) 2
|
|
set ::env(PL_TARGET_DENSITY) 0.9
|
|
set ::env(PL_RESIZER_DESIGN_OPTIMIZATIONS) 0
|
|
set ::env(PL_RESIZER_TIMING_OPTIMIZATIONS) 0
|
|
set ::env(GLB_RESIZER_TIMING_OPTIMIZATIONS) 0
|
|
set ::env(SYNTH_BUFFERING) 0
|
|
set ::env(SYNTH_SIZING) 0
|
|
set ::env(TAP_DECAP_INSERTION) 1
|
|
set ::env(CLOCK_TREE_SYNTH) 0
|
|
set ::env(DIODE_INSERTION_STRATEGY) 4
|
|
set ::env(RIGHT_MARGIN_MULT) {2}
|
|
set ::env(LEFT_MARGIN_MULT) {2}
|
|
set ::env(TOP_MARGIN_MULT) {2}
|
|
set ::env(BOTTOM_MARGIN_MULT) {2}
|
|
set ::env(MAGIC_EXT_USE_GDS) 1
|