mirror of https://github.com/efabless/caravel.git
105 lines
4.0 KiB
Python
105 lines
4.0 KiB
Python
|
import random
|
||
|
import cocotb
|
||
|
from cocotb.triggers import FallingEdge,RisingEdge,ClockCycles
|
||
|
import cocotb.log
|
||
|
from cpu import RiskV
|
||
|
from defsParser import Regs
|
||
|
from cocotb.result import TestSuccess
|
||
|
from tests.common_functions.test_functions import *
|
||
|
from tests.bitbang.bitbang_functions import *
|
||
|
from caravel import GPIO_MODE
|
||
|
|
||
|
reg = Regs()
|
||
|
"""Testbench of GPIO configuration through bit-bang method using the StriVe housekeeping SPI."""
|
||
|
@cocotb.test()
|
||
|
@repot_test
|
||
|
async def mgmt_gpio_out(dut):
|
||
|
caravelEnv = await test_configure(dut,timeout_cycles=18613481)
|
||
|
cpu = RiskV(dut)
|
||
|
cpu.cpu_force_reset()
|
||
|
cpu.cpu_release_reset()
|
||
|
cocotb.log.info(f"[TEST] Start mgmt_gpio_out test")
|
||
|
phases_fails = 2
|
||
|
phases_passes = 0
|
||
|
reg1 =0 # buffer
|
||
|
reg2 = 0 #buffer
|
||
|
|
||
|
while True:
|
||
|
if reg2 != cpu.read_debug_reg2():
|
||
|
reg2 = cpu.read_debug_reg2()
|
||
|
if reg2 == 0xFF: # test finish
|
||
|
break
|
||
|
if reg1 != cpu.read_debug_reg1():
|
||
|
reg1 = cpu.read_debug_reg1()
|
||
|
cocotb.log.info(f"[TEST] waiting for {reg1} blinks")
|
||
|
for i in range(reg1):
|
||
|
while (True):
|
||
|
if caravelEnv.monitor_mgmt_gpio() == 0:
|
||
|
break
|
||
|
if reg1 != cpu.read_debug_reg1():
|
||
|
cocotb.log.error("[TEST] error failing to catch all blinking ")
|
||
|
return
|
||
|
await ClockCycles(caravelEnv.clk,10)
|
||
|
|
||
|
while (True):
|
||
|
if caravelEnv.monitor_mgmt_gpio() == 1:
|
||
|
break
|
||
|
if reg1 != cpu.read_debug_reg1():
|
||
|
cocotb.log.error("[TEST] error failing to catch all blinking ")
|
||
|
return
|
||
|
await ClockCycles(caravelEnv.clk,10)
|
||
|
cocotb.log.info("[TEST] passing sending {reg1} blinks ")
|
||
|
phases_fails -=1
|
||
|
await ClockCycles(caravelEnv.clk,10)
|
||
|
|
||
|
if phases_fails != 0:
|
||
|
cocotb.log.error(f"[TEST] finish with {phases_passes} phases passes and {phases_fails} phases fails")
|
||
|
else:
|
||
|
cocotb.log.info(f"[TEST] finish with {phases_passes} phases passes and {phases_fails} phases fails")
|
||
|
|
||
|
|
||
|
@cocotb.test()
|
||
|
@repot_test
|
||
|
async def mgmt_gpio_in(dut):
|
||
|
caravelEnv = await test_configure(dut,timeout_cycles=18613481)
|
||
|
cpu = RiskV(dut)
|
||
|
cpu.cpu_force_reset()
|
||
|
cpu.cpu_release_reset()
|
||
|
cocotb.log.info(f"[TEST] Start mgmt_gpio_in test")
|
||
|
phases_fails = 3
|
||
|
phases_passes = 0
|
||
|
pass_list = (0x1B,0x2B,0xFF)
|
||
|
fail_list = tuple([0xEE])
|
||
|
reg1 =0 # buffer
|
||
|
reg2 = 0 #buffer
|
||
|
|
||
|
while True:
|
||
|
if reg2 != cpu.read_debug_reg2():
|
||
|
reg2 = cpu.read_debug_reg2()
|
||
|
if reg2 in pass_list:
|
||
|
cocotb.log.info (f"[TEST] reg2 = {reg2}")
|
||
|
phases_passes +=1
|
||
|
phases_fails -=1
|
||
|
if reg2 == 0xFF: # test finish
|
||
|
break
|
||
|
elif reg2 == 0x1B:
|
||
|
cocotb.log.info(f"[TEST] pass sending 10 blink ")
|
||
|
elif reg2 == 0x2B:
|
||
|
cocotb.log.info(f"[TEST] pass sending 20 blink ")
|
||
|
if reg2 in fail_list:
|
||
|
cocotb.log.error(f"[TEST] gpio change without sending anything")
|
||
|
if reg1 != cpu.read_debug_reg1():
|
||
|
reg1 = cpu.read_debug_reg1()
|
||
|
cocotb.log.info(f"[TEST] start sending {reg1} blinks")
|
||
|
for i in range(reg1):
|
||
|
caravelEnv.drive_mgmt_gpio(1)
|
||
|
await wait_reg2(cpu,caravelEnv,0XAA)
|
||
|
caravelEnv.drive_mgmt_gpio(0)
|
||
|
await wait_reg2(cpu,caravelEnv,0XBB)
|
||
|
cocotb.log.info(f"[TEST] finish sending {reg1} blinks ")
|
||
|
await ClockCycles(caravelEnv.clk,10)
|
||
|
|
||
|
if phases_fails != 0:
|
||
|
cocotb.log.error(f"[TEST] finish with {phases_passes} phases passes and {phases_fails} phases fails")
|
||
|
else:
|
||
|
cocotb.log.info(f"[TEST] finish with {phases_passes} phases passes and {phases_fails} phases fails")
|