caravel/signoff/housekeeping/final_summary_report.csv

3 lines
1.5 KiB
Plaintext
Raw Normal View History

2021-11-15 05:23:54 -06:00
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/housekeeping,housekeeping,housekeeping,flow_completed,0h36m47s,-1,69039.84858847831,0.16541171850000005,34519.92429423916,38.33,933.62,5710,0,0,0,0,0,0,0,29,0,66,-1,469741,62613,0.0,-7.95,-1,-0.11,-1,0.0,-4011.93,-1,-0.11,-1,340480133.0,42.45,39.79,63.92,14.53,39.21,1.7,8462,9596,194,1275,0,0,0,9223,0,0,0,0,0,0,0,4,1066,1020,50,388,2156,0,2544,90.9090909090909,11.0,10.0,AREA 0,5,50,1,153.6,153.18,0.384,0.05,sky130_fd_sc_hd,0,3