SOFA/FPGA1212_SOFA_CHD_PNR/FPGA1212_SOFA_CHD_task
tangxifan d15e7db1be [Script] Update openfpga shell script due to the deprecation of 'write_verilog_testbench' 2021-06-09 19:40:41 -06:00
..
arch [Flow] Updated CHD design 2021-04-06 00:29:19 -06:00
config [Repo] Adding skywater PDK as submodule 2021-04-06 08:58:07 -06:00
micro_benchmark [SOFA_CHD] Added OpenFPGA taks and verilog netlist 2020-12-09 00:49:00 -07:00
sc_verilog [SOFA_CHD] Added OpenFPGA taks and verilog netlist 2020-12-09 00:49:00 -07:00
BENCHMARK [Flow] Updated CHD design 2021-04-06 00:29:19 -06:00
design_variables.yml [Flow] Updated CHD design 2021-04-06 00:29:19 -06:00
generate_fabric.openfpga [Flow] Updated CHD design 2021-04-06 00:29:19 -06:00
generate_testbench.openfpga [Script] Update openfpga shell script due to the deprecation of 'write_verilog_testbench' 2021-06-09 19:40:41 -06:00
process_top_def.sh [SOFA_CHD] Added OpenFPGA taks and verilog netlist 2020-12-09 00:49:00 -07:00
user_project_wrapper_empty.def [SOFA_CHD] Added OpenFPGA taks and verilog netlist 2020-12-09 00:49:00 -07:00
user_project_wrapper_template.def [SOFA_CHD] Added OpenFPGA taks and verilog netlist 2020-12-09 00:49:00 -07:00