From 924b3d51de659d0d01844b23d8493b8a03011c57 Mon Sep 17 00:00:00 2001 From: Kevin Liao Date: Tue, 26 Jan 2021 15:45:59 -0800 Subject: [PATCH] correct dummy stdcell verilog pointer --- ...an_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/ARCH/openfpga_arch_template/k4_N8_reset_softadder_register_scan_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml b/ARCH/openfpga_arch_template/k4_N8_reset_softadder_register_scan_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml index 98fe7fd..03ed11e 100644 --- a/ARCH/openfpga_arch_template/k4_N8_reset_softadder_register_scan_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml +++ b/ARCH/openfpga_arch_template/k4_N8_reset_softadder_register_scan_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml @@ -324,16 +324,16 @@ foundry middle-speed (ms) standard cell library - + - + - + - +