OpenFPGA/openfpga_flow/openfpga_arch
tangxifan 4083fae41a add new test cases about user-defined simulation settings 2020-06-11 19:31:03 -06:00
..
k4_N4_40nm_fixed_sim_openfpga.xml add new test cases about user-defined simulation settings 2020-06-11 19:31:03 -06:00
k4_N4_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_N10_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_N10_intermediate_buffer_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_chain_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_chain_mem16K_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_chain_mem16K_aib_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_column_chain_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_register_chain_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_register_scan_chain_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_register_scan_chain_depop50_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_adder_register_scan_chain_depop50_spypad_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_behavioral_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_local_encoder_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_spyio_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_stdcell_mux_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00
k6_frac_N10_tree_mux_40nm_openfpga.xml change to a higher simulation clock speed to accelerate CI verification. 2020-06-11 19:31:03 -06:00