70 lines
2.8 KiB
Plaintext
70 lines
2.8 KiB
Plaintext
# Standard Configuration Example
|
|
[CAD_TOOLS_PATH]
|
|
yosys_path = ${PATH:OPENFPGA_PATH}/yosys/yosys
|
|
misc_dir = ${PATH:OPENFPGA_PATH}/openfpga_flow/misc
|
|
odin2_path = ${PATH:OPENFPGA_PATH}/openfpga_flow/not_used_atm/odin2.exe
|
|
abc_path = ${PATH:OPENFPGA_PATH}/yosys/yosys-abc
|
|
abc_mccl_path = ${PATH:OPENFPGA_PATH}/abc_with_bb_support/abc
|
|
abc_with_bb_support_path = ${PATH:OPENFPGA_PATH}/abc_with_bb_support/abc
|
|
vpr_path = ${PATH:OPENFPGA_PATH}/vpr7_x2p/vpr/vpr
|
|
ace_path = ${PATH:OPENFPGA_PATH}/ace2/ace
|
|
pro_blif_path = ${PATH:OPENFPGA_PATH}/openfpga_flow/scripts/pro_blif.pl
|
|
iverilog_path = iverilog
|
|
include_netlist_verification = ${PATH:OPENFPGA_PATH}/vpr7_x2p/vpr/VerilogNetlists
|
|
|
|
[FLOW_SCRIPT_CONFIG]
|
|
valid_flows = standard,vpr_blif,vtr,vtr_standard,yosys_vpr
|
|
|
|
[DEFAULT_PARSE_RESULT_VPR]
|
|
# parser format <name of variable> = <regex string>, <lambda function/type>
|
|
clb_blocks = "Netlist clb blocks: ([0-9]+)", str
|
|
logic_delay = "Total logic delay: ([0-9.]+)", str
|
|
total_net_delay = "total net delay: ([0-9.]+)", str
|
|
total_routing_area = "Total routing area: ([0-9.]+)", str
|
|
total_logic_block_area = "Total used logic block area: ([0-9]+)", str
|
|
total_wire_length = "Total wirelength: ([0-9]+)", str
|
|
packing_time = "Packing took ([0-9.]+) seconds", str
|
|
placement_time = "Placement took ([0-9.]+) seconds", str
|
|
routing_time = "Routing took ([0-9.]+) seconds", str
|
|
average_net_length = "average net length: ([0-9.]+)", str
|
|
critical_path = "Final critical path: ([0-9.]+) ([a-z])s", scientific
|
|
total_time_taken = "Routing took ([0-9.]+) seconds", float
|
|
|
|
[DEFAULT_PARSE_RESULT_POWER]
|
|
pb_type_power="PB Types\s+([0-9]+)", str
|
|
routing_power="Routing\s+([0-9]+)", str
|
|
switch_box_power="Switch Box\s+([0-9]+)", str
|
|
connection_box_power="Connection Box\s+([0-9]+)", str
|
|
primitives_power="Primitives\s+([0-9]+)", str
|
|
interc_structures_power="Interc Structures\s+([0-9]+)", str
|
|
lut6_power="^\s+lut6\s+([0-9]+)", str
|
|
ff_power="^\s+ff\s+([0-9]+)", str
|
|
|
|
[INTERMIDIATE_FILE_PREFIX]
|
|
# Yosys files
|
|
yosys_out_blif=${PATH:TOP_MODULE}_yosys_out.blif
|
|
yosys_output=yosys_output.txt
|
|
|
|
# ACE2 and intermidiate file
|
|
activity_file=${PATH:TOP_MODULE}_ace_out.act
|
|
ace_output_blif=${PATH:TOP_MODULE}_ace_out.blif
|
|
corrected_format_blif=${PATH:TOP_MODULE}.blif
|
|
blackbox_blif=${PATH:TOP_MODULE}_bb.blif
|
|
|
|
# VPR Files
|
|
min_chann_vpr_output=${PATH:TOP_MODULE}_min_chan_width_vpr.txt
|
|
reroute_chan_vpr_output=${PATH:TOP_MODULE}_reroute_vpr.txt
|
|
fixed_chan_vpr_output=${PATH:TOP_MODULE}_fr_chan_width.txt
|
|
vpr_stat_parse_fn=vpr_stat.txt
|
|
vpr_power_stat_parse_fn=vpr_power_stat.txt
|
|
vpr_net_file=${PATH:TOP_MODULE}_vpr.net
|
|
vpr_place_file=${PATH:TOP_MODULE}_vpr.place
|
|
vpr_route_file=${PATH:TOP_MODULE}_vpr.route
|
|
|
|
#Iverilog verification file
|
|
iverilog_output=iverilog_output.txt
|
|
vvp_output=vvp_sim_output.txt
|
|
|
|
[CMD_ARGUMENT_DEPENDANCY]
|
|
vpr_fpga_verilog=vpr_fpga_verilog_dir|abc
|
|
vpr_fpga_verilog_dir=vpr_fpga_verilog |