59 lines
2.2 KiB
Plaintext
59 lines
2.2 KiB
Plaintext
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
# Configuration file for running experiments
|
|
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
# timeout_each_job : FPGA Task script splits fpga flow into multiple jobs
|
|
# Each job execute fpga_flow script on combination of architecture & benchmark
|
|
# timeout_each_job is timeout for each job
|
|
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
|
|
[GENERAL]
|
|
power_tech_file = ${PATH:OPENFPGA_PATH}/openfpga_flow/tech/PTM_45nm/45nm.xml
|
|
power_analysis = true
|
|
spice_output=false
|
|
verilog_output=true
|
|
timeout_each_job = 20*60
|
|
fpga_flow=vpr_blif
|
|
|
|
[ARCHITECTURES]
|
|
arch0=${PATH:OPENFPGA_PATH}/openfpga_flow/arch/template/k6_N6_sram_chain_FC_behavioral_verilog_template.xml
|
|
|
|
[BENCHMARKS]
|
|
bench0=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/mcnc_big20/s298/s298.blif
|
|
|
|
[SYNTHESIS_PARAM]
|
|
bench0_top = s298
|
|
bench0_act = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/mcnc_big20/s298/s298.act
|
|
bench0_verilog = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/mcnc_big20/s298/s298.v
|
|
bench0_chan_width = 100
|
|
|
|
#[SCRIPT_PARAM_FIX_ROUTE_CHAN_WIDTH]
|
|
#fix_route_chan_width=300
|
|
#vpr_fpga_verilog_include_icarus_simulator=
|
|
#vpr_fpga_verilog_formal_verification_top_netlist=
|
|
#vpr_fpga_verilog_include_timing=
|
|
#vpr_fpga_verilog_include_signal_init=
|
|
#vpr_fpga_verilog_print_autocheck_top_testbench=
|
|
#vpr_fpga_bitstream_generator=
|
|
#vpr_fpga_verilog_print_user_defined_template=
|
|
#vpr_fpga_verilog_print_report_timing_tcl=
|
|
#vpr_fpga_verilog_print_sdc_pnr=
|
|
#vpr_fpga_verilog_print_sdc_analysis=
|
|
#vpr_fpga_x2p_compact_routing_hierarchy=
|
|
#end_flow_with_test=
|
|
|
|
[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH_0]
|
|
min_route_chan_width=1.3
|
|
vpr_fpga_verilog_include_icarus_simulator=
|
|
vpr_fpga_verilog_formal_verification_top_netlist=
|
|
vpr_fpga_verilog_include_timing=
|
|
vpr_fpga_verilog_include_signal_init=
|
|
vpr_fpga_verilog_print_autocheck_top_testbench=
|
|
vpr_fpga_bitstream_generator=
|
|
vpr_fpga_verilog_print_user_defined_template=
|
|
vpr_fpga_verilog_print_report_timing_tcl=
|
|
vpr_fpga_verilog_print_sdc_pnr=
|
|
vpr_fpga_verilog_print_sdc_analysis=
|
|
vpr_fpga_verilog_explicit_mapping=
|
|
vpr_fpga_x2p_compact_routing_hierarchy=
|
|
end_flow_with_test=
|