This website requires JavaScript.
Explore
Help
Sign In
riscv
/
OpenFPGA
mirror of
https://github.com/lnis-uofu/OpenFPGA.git
Watch
1
Star
0
Fork
You've already forked OpenFPGA
0
Code
Issues
Projects
Releases
Wiki
Activity
1a6f096393
OpenFPGA
/
vpr
/
src
History
tangxifan
eab3580f79
[engine] now consider circuit model rather than switchId and SegmentId when identifying GSB structure similarity
2022-09-06 13:40:29 -07:00
..
analysis
add vpr8 libs and core engine for further integration
2020-01-03 16:14:42 -07:00
base
Ported fixes related to timing graph node remapping.
2022-07-21 10:29:58 +02:00
device
Disabled printing segment ids for non-channel nodes.
2020-11-23 17:07:28 +01:00
draw
correct missing rr_nodes usage to rr_graph obj
2020-02-04 16:48:15 -07:00
pack
[Tool] Borrow a quick fix from the VPR pull request
https://github.com/verilog-to-routing/vtr-verilog-to-routing/pull/1656/files
2021-02-04 17:30:49 -07:00
place
header inclusions required for MinGW windows build
2022-06-29 07:03:38 +05:30
power
power estimation adapted to use RRGraph object
2020-02-01 12:26:42 -07:00
route
Fix tileable rr graph read/write issue.
2022-06-06 12:34:54 -07:00
tileable_rr_graph
[engine] now consider circuit model rather than switchId and SegmentId when identifying GSB structure similarity
2022-09-06 13:40:29 -07:00
timing
Ported fixes related to timing graph node remapping.
2022-07-21 10:29:58 +02:00
util
correct missing rr_nodes usage to rr_graph obj
2020-02-04 16:48:15 -07:00
main.cpp
add vpr8 libs and core engine for further integration
2020-01-03 16:14:42 -07:00