<!-- - Architecture independent bitstream - Author: Xifan TANG - Organization: University of Utah - Date: Sat Jun 20 18:28:19 2020 --> <bitstream_block name="fpga_top" hierarchy_level="0"> <bitstream_block name="grid_clb_1_1" hierarchy_level="1"> <bitstream_block name="logical_tile_clb_mode_clb__0" hierarchy_level="2"> <bitstream_block name="logical_tile_clb_mode_default__fle_0" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_1" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_2" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_3" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="mem_fle_0_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_clb_1_2" hierarchy_level="1"> <bitstream_block name="logical_tile_clb_mode_clb__0" hierarchy_level="2"> <bitstream_block name="logical_tile_clb_mode_default__fle_0" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_1" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_2" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_3" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="mem_fle_0_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_1_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_clb_2_1" hierarchy_level="1"> <bitstream_block name="logical_tile_clb_mode_clb__0" hierarchy_level="2"> <bitstream_block name="logical_tile_clb_mode_default__fle_0" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_1" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_2" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_3" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="1"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="1"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> </input_nets> <output_nets> <path id="0" net_name="c"/> </output_nets> <bitstream path_id="1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="1"/> <bit memory_port="mem_out[2]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="mem_fle_0_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_0"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="b"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> <path id="9" net_name="unmapped"/> <path id="10" net_name="unmapped"/> <path id="11" net_name="unmapped"/> <path id="12" net_name="unmapped"/> <path id="13" net_name="c"/> </input_nets> <output_nets> <path id="0" net_name="b"/> </output_nets> <bitstream path_id="6"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_1"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_3"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="b"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> <path id="9" net_name="unmapped"/> <path id="10" net_name="unmapped"/> <path id="11" net_name="unmapped"/> <path id="12" net_name="unmapped"/> <path id="13" net_name="c"/> </input_nets> <output_nets> <path id="0" net_name="a"/> </output_nets> <bitstream path_id="0"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="1"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_clb_2_2" hierarchy_level="1"> <bitstream_block name="logical_tile_clb_mode_clb__0" hierarchy_level="2"> <bitstream_block name="logical_tile_clb_mode_default__fle_0" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_0"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_1" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_1"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_2" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_2"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_3" hierarchy_level="3"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0" hierarchy_level="4"> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0" hierarchy_level="5"> <bitstream_block name="lut4_config_latch_mem" hierarchy_level="6"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__lut4_0"/> <instance level="6" name="lut4_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> <bit memory_port="mem_out[8]" value="0"/> <bit memory_port="mem_out[9]" value="0"/> <bit memory_port="mem_out[10]" value="0"/> <bit memory_port="mem_out[11]" value="0"/> <bit memory_port="mem_out[12]" value="0"/> <bit memory_port="mem_out[13]" value="0"/> <bit memory_port="mem_out[14]" value="0"/> <bit memory_port="mem_out[15]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_mode_default__ff_0" hierarchy_level="5"> </bitstream_block> <bitstream_block name="mem_ble4_out_0" hierarchy_level="5"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="logical_tile_clb_mode_default__fle_3"/> <instance level="4" name="logical_tile_clb_mode_default__fle_mode_n1_lut4__ble4_0"/> <instance level="5" name="mem_ble4_out_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="mem_fle_0_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_0_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_0_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_1_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_1_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_2_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_2_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_0" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_0"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_1" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_1"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_2" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_2"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_fle_3_in_3" hierarchy_level="3"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_clb_2_2"/> <instance level="2" name="logical_tile_clb_mode_clb__0"/> <instance level="3" name="mem_fle_3_in_3"/> </hierarchy> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_top_1_3" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_1_3"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_top_2_3" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_top_2_3"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_right_3_1" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_1"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_right_3_2" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_right_3_2"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_bottom_1_0" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_1_0"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_bottom_2_0" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_bottom_2_0"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_left_0_1" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_1"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="grid_io_left_0_2" hierarchy_level="1"> <bitstream_block name="logical_tile_io_mode_io__0" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__0"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__1" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__1"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__2" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__2"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__3" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__3"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__4" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__4"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__5" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__5"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__6" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__6"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="logical_tile_io_mode_io__7" hierarchy_level="2"> <bitstream_block name="logical_tile_io_mode_physical__iopad_0" hierarchy_level="3"> <bitstream_block name="iopad_config_latch_mem" hierarchy_level="4"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="grid_io_left_0_2"/> <instance level="2" name="logical_tile_io_mode_io__7"/> <instance level="3" name="logical_tile_io_mode_physical__iopad_0"/> <instance level="4" name="iopad_config_latch_mem"/> </hierarchy> <bitstream> <bit memory_port="mem_out[0]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block> </bitstream_block> <bitstream_block name="sb_0__0_" hierarchy_level="1"> <bitstream_block name="mem_top_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_10" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_10"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_12" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_12"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_14" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_14"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_top_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_10" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_10"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_12" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_12"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_14" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_14"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__0_"/> <instance level="2" name="mem_right_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_0__1_" hierarchy_level="1"> <bitstream_block name="mem_top_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_top_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_top_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="c"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_top_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_10" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_10"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_12" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_12"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_14" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_right_track_14"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_bottom_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_bottom_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__1_"/> <instance level="2" name="mem_bottom_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_0__2_" hierarchy_level="1"> <bitstream_block name="mem_right_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_10" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_10"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_12" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_12"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_14" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_14"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_right_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_11" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_11"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_13" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_13"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_15" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_15"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_0__2_"/> <instance level="2" name="mem_bottom_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_1__0_" hierarchy_level="1"> <bitstream_block name="mem_top_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_top_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_top_track_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_top_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_14" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_top_track_14"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_top_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_right_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_right_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="b"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="c"/> </output_nets> <bitstream path_id="0"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="1"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_right_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_left_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_left_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="b"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__0_"/> <instance level="2" name="mem_left_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_1__1_" hierarchy_level="1"> <bitstream_block name="mem_top_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_top_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_top_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_top_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="a"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_right_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_right_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_right_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_bottom_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="c"/> </output_nets> <bitstream path_id="2"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="1"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_bottom_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="a"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_bottom_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_left_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_left_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="c"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> <path id="8" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> <bit memory_port="mem_out[6]" value="0"/> <bit memory_port="mem_out[7]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__1_"/> <instance level="2" name="mem_left_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_1__2_" hierarchy_level="1"> <bitstream_block name="mem_right_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_right_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_right_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_right_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_11" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_11"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_13" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_13"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_15" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_15"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_bottom_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_left_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_left_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_1__2_"/> <instance level="2" name="mem_left_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_2__0_" hierarchy_level="1"> <bitstream_block name="mem_top_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="c"/> </output_nets> <bitstream path_id="0"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_4"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="a"/> </output_nets> <bitstream path_id="0"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_10" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_10"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_12" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_12"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_14" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_14"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_top_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> </input_nets> <output_nets> <path id="0" net_name="b"/> </output_nets> <bitstream path_id="1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_11" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_11"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_13" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_13"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_15" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_15"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__0_"/> <instance level="2" name="mem_left_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_2__1_" hierarchy_level="1"> <bitstream_block name="mem_top_track_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_top_track_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="c"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_8" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_top_track_8"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_track_16" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_top_track_16"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="a"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_bottom_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_bottom_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="a"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_bottom_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="c"/> <path id="5" net_name="unmapped"/> <path id="6" net_name="unmapped"/> <path id="7" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_3"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="c"/> </output_nets> <bitstream path_id="0"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_7"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="a"/> </output_nets> <bitstream path_id="0"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_11" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_11"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_13" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_13"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_15" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_15"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__1_"/> <instance level="2" name="mem_left_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="sb_2__2_" hierarchy_level="1"> <bitstream_block name="mem_bottom_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_11" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_11"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_13" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_13"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_15" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_15"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_bottom_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_5"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_9" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_9"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_11" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_11"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_13" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_13"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_15" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_15"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_track_17" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="sb_2__2_"/> <instance level="2" name="mem_left_track_17"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cbx_1__0_" hierarchy_level="1"> <bitstream_block name="mem_bottom_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_bottom_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_bottom_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_bottom_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="b"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__0_"/> <instance level="2" name="mem_top_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cbx_1__1_" hierarchy_level="1"> <bitstream_block name="mem_bottom_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__1_"/> <instance level="2" name="mem_bottom_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__1_"/> <instance level="2" name="mem_bottom_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__1_"/> <instance level="2" name="mem_bottom_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="c"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__1_"/> <instance level="2" name="mem_top_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__1_"/> <instance level="2" name="mem_top_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__1_"/> <instance level="2" name="mem_top_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cbx_1__2_" hierarchy_level="1"> <bitstream_block name="mem_bottom_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_bottom_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_top_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_top_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_1__2_"/> <instance level="2" name="mem_top_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cbx_2__0_" hierarchy_level="1"> <bitstream_block name="mem_bottom_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_bottom_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_bottom_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> </input_nets> <output_nets> <path id="0" net_name="b"/> </output_nets> <bitstream path_id="1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_bottom_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="b"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="c"/> </output_nets> <bitstream path_id="2"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="1"/> <bit memory_port="mem_out[3]" value="1"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__0_"/> <instance level="2" name="mem_top_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="b"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cbx_2__1_" hierarchy_level="1"> <bitstream_block name="mem_bottom_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__1_"/> <instance level="2" name="mem_bottom_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__1_"/> <instance level="2" name="mem_bottom_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__1_"/> <instance level="2" name="mem_bottom_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__1_"/> <instance level="2" name="mem_top_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="a"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="a"/> </output_nets> <bitstream path_id="3"> <bit memory_port="mem_out[0]" value="1"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="1"/> <bit memory_port="mem_out[5]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__1_"/> <instance level="2" name="mem_top_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__1_"/> <instance level="2" name="mem_top_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cbx_2__2_" hierarchy_level="1"> <bitstream_block name="mem_bottom_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_bottom_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_bottom_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_top_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_top_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_top_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cbx_2__2_"/> <instance level="2" name="mem_top_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cby_0__1_" hierarchy_level="1"> <bitstream_block name="mem_left_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_left_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_left_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__1_"/> <instance level="2" name="mem_right_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cby_0__2_" hierarchy_level="1"> <bitstream_block name="mem_left_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_left_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_left_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_0__2_"/> <instance level="2" name="mem_right_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cby_1__1_" hierarchy_level="1"> <bitstream_block name="mem_left_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__1_"/> <instance level="2" name="mem_left_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="c"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__1_"/> <instance level="2" name="mem_left_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__1_"/> <instance level="2" name="mem_right_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__1_"/> <instance level="2" name="mem_right_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__1_"/> <instance level="2" name="mem_right_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cby_1__2_" hierarchy_level="1"> <bitstream_block name="mem_left_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__2_"/> <instance level="2" name="mem_left_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__2_"/> <instance level="2" name="mem_left_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__2_"/> <instance level="2" name="mem_right_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__2_"/> <instance level="2" name="mem_right_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_1__2_"/> <instance level="2" name="mem_right_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cby_2__1_" hierarchy_level="1"> <bitstream_block name="mem_left_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="a"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_left_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_right_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_right_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__1_"/> <instance level="2" name="mem_right_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> <bitstream_block name="cby_2__2_" hierarchy_level="1"> <bitstream_block name="mem_left_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="c"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_3" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_3"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="a"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_4" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_4"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_5" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_5"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_6" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_6"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_left_ipin_7" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_left_ipin_7"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_0" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_right_ipin_0"/> </hierarchy> <input_nets> <path id="0" net_name="a"/> <path id="1" net_name="unmapped"/> <path id="2" net_name="unmapped"/> <path id="3" net_name="unmapped"/> <path id="4" net_name="unmapped"/> <path id="5" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> <bit memory_port="mem_out[2]" value="0"/> <bit memory_port="mem_out[3]" value="0"/> <bit memory_port="mem_out[4]" value="0"/> <bit memory_port="mem_out[5]" value="1"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_1" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_right_ipin_1"/> </hierarchy> <input_nets> <path id="0" net_name="unmapped"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> <bitstream_block name="mem_right_ipin_2" hierarchy_level="2"> <hierarchy> <instance level="0" name="fpga_top"/> <instance level="1" name="cby_2__2_"/> <instance level="2" name="mem_right_ipin_2"/> </hierarchy> <input_nets> <path id="0" net_name="c"/> <path id="1" net_name="unmapped"/> </input_nets> <output_nets> <path id="0" net_name="unmapped"/> </output_nets> <bitstream path_id="-1"> <bit memory_port="mem_out[0]" value="0"/> <bit memory_port="mem_out[1]" value="0"/> </bitstream> </bitstream_block> </bitstream_block> </bitstream_block>