From f02f3c10d435f8672bb873766a12c2079fdecb49 Mon Sep 17 00:00:00 2001 From: tangxifan Date: Tue, 15 Feb 2022 16:49:15 -0800 Subject: [PATCH] [Test] Fix bugs on the remaining implicit verilog test cases --- .../config/pin_constraints_reset.xml | 7 +++++++ .../implicit_verilog_default_nettype_wire/config/task.conf | 2 +- 2 files changed, 8 insertions(+), 1 deletion(-) create mode 100644 openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/pin_constraints_reset.xml diff --git a/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/pin_constraints_reset.xml b/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/pin_constraints_reset.xml new file mode 100644 index 000000000..5b4f76fe3 --- /dev/null +++ b/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/pin_constraints_reset.xml @@ -0,0 +1,7 @@ + + + + + diff --git a/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/task.conf b/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/task.conf index 591be6245..958282c02 100644 --- a/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/task.conf +++ b/openfpga_flow/tasks/fpga_verilog/verilog_netlist_formats/implicit_verilog_default_nettype_wire/config/task.conf @@ -30,7 +30,7 @@ bench0=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/counters/c [SYNTHESIS_PARAM] bench_read_verilog_options_common = -nolatches bench0_top = counter -bench0_chan_width = 300 +bench0_openfpga_pin_constraints_file=${PATH:TASK_DIR}/config/pin_constraints_reset.xml [SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH] end_flow_with_test=