diff --git a/openfpga_flow/benchmarks/micro_benchmark/and2/and2_verific.blif b/openfpga_flow/benchmarks/micro_benchmark/and2/and2_verific.blif new file mode 100644 index 000000000..a0448c08b --- /dev/null +++ b/openfpga_flow/benchmarks/micro_benchmark/and2/and2_verific.blif @@ -0,0 +1,7 @@ +# Benchmark "and2" written by ABC on Wed Oct 27 18:22:37 2021 +.model and2 +.inputs a b +.outputs c +.names a b c +11 1 +.end diff --git a/openfpga_flow/benchmarks/micro_benchmark/and2_latch/and2_latch_verific.blif b/openfpga_flow/benchmarks/micro_benchmark/and2_latch/and2_latch_verific.blif new file mode 100644 index 000000000..2e8c8a18d --- /dev/null +++ b/openfpga_flow/benchmarks/micro_benchmark/and2_latch/and2_latch_verific.blif @@ -0,0 +1,12 @@ +# Benchmark "and2_latch" written by ABC on Wed Oct 27 18:22:39 2021 +.model and2_latch +.inputs a b clk +.outputs c d + +.latch n11 d re clk 2 + +.names a b c +11 1 +.names c n11 +1 1 +.end diff --git a/openfpga_flow/benchmarks/micro_benchmark/or2/or2_verific.blif b/openfpga_flow/benchmarks/micro_benchmark/or2/or2_verific.blif new file mode 100644 index 000000000..7949e8777 --- /dev/null +++ b/openfpga_flow/benchmarks/micro_benchmark/or2/or2_verific.blif @@ -0,0 +1,7 @@ +# Benchmark "or2" written by ABC on Wed Oct 27 18:22:37 2021 +.model or2 +.inputs a b +.outputs c +.names a b c +00 0 +.end diff --git a/openfpga_flow/tasks/basic_tests/verific_test/config/task.conf b/openfpga_flow/tasks/basic_tests/verific_test/config/task.conf new file mode 100644 index 000000000..cf0d296d7 --- /dev/null +++ b/openfpga_flow/tasks/basic_tests/verific_test/config/task.conf @@ -0,0 +1,50 @@ +# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = +# Configuration file for running experiments +# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = +# timeout_each_job : FPGA Task script splits fpga flow into multiple jobs +# Each job execute fpga_flow script on combination of architecture & benchmark +# timeout_each_job is timeout for each job +# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = + +[GENERAL] +run_engine=openfpga_shell +power_tech_file = ${PATH:OPENFPGA_PATH}/openfpga_flow/tech/PTM_45nm/45nm.xml +power_analysis = true +spice_output=false +verilog_output=true +timeout_each_job = 20*60 +fpga_flow=vpr_blif + +[OpenFPGA_SHELL] +openfpga_shell_template=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_shell_scripts/write_full_testbench_example_script.openfpga +openfpga_arch_file=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_arch/k4_N4_40nm_cc_openfpga.xml +openfpga_sim_setting_file=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_simulation_settings/auto_sim_openfpga.xml +openfpga_vpr_device_layout= +openfpga_fast_configuration= + +[ARCHITECTURES] +arch0=${PATH:OPENFPGA_PATH}/openfpga_flow/vpr_arch/k4_N4_tileable_40nm.xml + +[BENCHMARKS] +bench0=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/and2/and2_verific.blif +bench1=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/or2/or2_verific.blif +bench2=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/and2_latch/and2_latch_verific.blif + +[SYNTHESIS_PARAM] +bench0_top = and2 +bench0_act = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/and2/and2.act +bench0_verilog = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/and2/and2.v +bench0_chan_width = 300 + +bench1_top = or2 +bench1_act = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/or2/or2.act +bench1_verilog = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/or2/or2.v +bench1_chan_width = 300 + +bench2_top = and2_latch +bench2_act = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/and2_latch/and2_latch.act +bench2_verilog = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/and2_latch/and2_latch.v +bench2_chan_width = 300 + +[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH] +end_flow_with_test=