From 4aed045cdde64fa37d4f6bb9f5db8540a3dc6395 Mon Sep 17 00:00:00 2001 From: tangxifan Date: Tue, 28 Sep 2021 11:34:20 -0700 Subject: [PATCH] [Arch] Added a new example OpenFPGA architecture which uses WLR signal in ql memory bank with flatten BL/WLs --- .../k4_N4_40nm_qlbankflatten_wlr_openfpga.xml | 202 ++++++++++++++++++ 1 file changed, 202 insertions(+) create mode 100644 openfpga_flow/openfpga_arch/k4_N4_40nm_qlbankflatten_wlr_openfpga.xml diff --git a/openfpga_flow/openfpga_arch/k4_N4_40nm_qlbankflatten_wlr_openfpga.xml b/openfpga_flow/openfpga_arch/k4_N4_40nm_qlbankflatten_wlr_openfpga.xml new file mode 100644 index 000000000..f786382f0 --- /dev/null +++ b/openfpga_flow/openfpga_arch/k4_N4_40nm_qlbankflatten_wlr_openfpga.xml @@ -0,0 +1,202 @@ + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + 10e-12 + + + 10e-12 + + + + + + + + + 10e-12 + + + 10e-12 + + + + + + + + + 10e-12 + + + 10e-12 + + + + + + + + + + + + + 10e-12 5e-12 5e-12 + + + 10e-12 5e-12 5e-12 + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + +