[FPGA-Verilog] Add big/little endian support when instanciate reference benchmarks
This commit is contained in:
parent
7645d5332d
commit
3e43a60fdc
|
@ -156,8 +156,12 @@ void print_verilog_testbench_benchmark_instance(std::fstream& fp,
|
||||||
if (bus_id) {
|
if (bus_id) {
|
||||||
fp << "{";
|
fp << "{";
|
||||||
int pin_counter = 0;
|
int pin_counter = 0;
|
||||||
/* Include all the pins */
|
/* Include all the pins: If it follows little endian, reverse the pin sequence */
|
||||||
for (const BusPinId& pin : bus_group.bus_pins(bus_id)) {
|
std::vector<BusPinId> bus_pins = bus_group.bus_pins(bus_id);
|
||||||
|
if (!bus_group.is_big_endian(bus_id)) {
|
||||||
|
std::reverse(bus_pins.begin(), bus_pins.end());
|
||||||
|
}
|
||||||
|
for (const BusPinId& pin : bus_pins) {
|
||||||
if (0 < pin_counter) {
|
if (0 < pin_counter) {
|
||||||
fp << ", ";
|
fp << ", ";
|
||||||
}
|
}
|
||||||
|
|
Loading…
Reference in New Issue