From 3cfd5c3531c6a8941f21f3d25ebd60bbbe8b1710 Mon Sep 17 00:00:00 2001 From: tangxifan Date: Wed, 22 Sep 2021 15:04:59 -0700 Subject: [PATCH] [Arch] Added an example architecture which uses shift-registers to configure BL/WLs for QL memory banks --- .../k4_N4_40nm_qlbanksr_openfpga.xml | 212 ++++++++++++++++++ 1 file changed, 212 insertions(+) create mode 100644 openfpga_flow/openfpga_arch/k4_N4_40nm_qlbanksr_openfpga.xml diff --git a/openfpga_flow/openfpga_arch/k4_N4_40nm_qlbanksr_openfpga.xml b/openfpga_flow/openfpga_arch/k4_N4_40nm_qlbanksr_openfpga.xml new file mode 100644 index 000000000..68c4921a2 --- /dev/null +++ b/openfpga_flow/openfpga_arch/k4_N4_40nm_qlbanksr_openfpga.xml @@ -0,0 +1,212 @@ + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + 10e-12 + + + 10e-12 + + + + + + + + + 10e-12 + + + 10e-12 + + + + + + + + + 10e-12 + + + 10e-12 + + + + + + + + + + + + + 10e-12 5e-12 5e-12 + + + 10e-12 5e-12 5e-12 + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + +