Renaming file qlf_k4n8_yosys.ys to qlf_yosys.ys
This commit is contained in:
parent
1e48d4f6dc
commit
1082d3c677
|
@ -30,6 +30,6 @@ bench0=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/quicklogic_tests/counter12
|
|||
|
||||
[SYNTHESIS_PARAM]
|
||||
bench0_top = counter120bitx5
|
||||
bench0_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench0_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
|
||||
[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH]
|
||||
|
|
|
@ -48,43 +48,43 @@ bench18=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/quicklogic_tests/multi_en
|
|||
|
||||
[SYNTHESIS_PARAM]
|
||||
bench0_top = io_tc1
|
||||
bench0_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench0_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench1_top = unsigned_mult_80
|
||||
bench1_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench1_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench2_top = bin2bcd
|
||||
bench2_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench2_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench3_top = counter
|
||||
bench3_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench3_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench5_top = rs_decoder_top
|
||||
bench5_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench5_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench6_top = top_module
|
||||
bench6_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench6_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench7_top = sha256
|
||||
bench7_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench7_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench8_top = cavlc_top
|
||||
bench8_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench8_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench9_top = cf_fft_256_8
|
||||
bench9_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench9_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
#bench10_top = counter120bitx5
|
||||
#bench10_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
#bench10_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench11_top = top
|
||||
bench11_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench11_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench12_top = dct_mac
|
||||
bench12_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench12_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench13_top = des_perf
|
||||
bench13_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench13_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench14_top = diffeq_f_systemC
|
||||
bench14_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench14_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench15_top = i2c_master_top
|
||||
bench15_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench15_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench16_top = iir
|
||||
bench16_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench16_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench17_top = jpeg_qnr
|
||||
bench17_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
bench17_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
bench18_top = multi_enc_decx2x4
|
||||
# sdc_controller requires 4 clocks
|
||||
#bench19_top = sdc_controller
|
||||
#bench19_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
#bench19_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
|
||||
[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH]
|
||||
#end_flow_with_test=
|
||||
|
|
|
@ -38,6 +38,6 @@ bench0_top = sdc_controller
|
|||
# Use standard script for now because QL synthesis recipe generates $DFF_PP model
|
||||
# Also current synthesis recipe does not support FIFO, BRAM and multiplier
|
||||
# which causes runtime to be long
|
||||
#bench0_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_k4n8_yosys.ys
|
||||
#bench0_yosys=${PATH:OPENFPGA_PATH}/openfpga_flow/misc/qlf_yosys.ys
|
||||
|
||||
[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH]
|
||||
|
|
Loading…
Reference in New Issue