2020-04-12 21:00:20 -05:00
|
|
|
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
|
|
# Configuration file for running experiments
|
|
|
|
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
|
|
# timeout_each_job : FPGA Task script splits fpga flow into multiple jobs
|
|
|
|
# Each job execute fpga_flow script on combination of architecture & benchmark
|
|
|
|
# timeout_each_job is timeout for each job
|
|
|
|
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
|
|
|
|
|
|
[GENERAL]
|
|
|
|
run_engine=openfpga_shell
|
|
|
|
power_tech_file = ${PATH:OPENFPGA_PATH}/openfpga_flow/tech/PTM_45nm/45nm.xml
|
|
|
|
power_analysis = true
|
|
|
|
spice_output=false
|
|
|
|
verilog_output=true
|
|
|
|
timeout_each_job = 20*60
|
|
|
|
fpga_flow=vpr_blif
|
2020-07-27 16:25:49 -05:00
|
|
|
|
|
|
|
[OpenFPGA_SHELL]
|
2020-11-22 17:37:19 -06:00
|
|
|
openfpga_shell_template=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_shell_scripts/implicit_verilog_example_script.openfpga
|
2020-07-04 20:06:41 -05:00
|
|
|
openfpga_arch_file=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_arch/k6_N10_40nm_openfpga.xml
|
2020-06-11 12:41:36 -05:00
|
|
|
openfpga_sim_setting_file=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_simulation_settings/auto_sim_openfpga.xml
|
2020-04-12 21:00:20 -05:00
|
|
|
|
|
|
|
[ARCHITECTURES]
|
2020-07-04 20:13:28 -05:00
|
|
|
arch0=${PATH:OPENFPGA_PATH}/openfpga_flow/vpr_arch/k6_N10_40nm.xml
|
2020-04-12 21:00:20 -05:00
|
|
|
|
|
|
|
[BENCHMARKS]
|
2020-05-31 20:52:18 -05:00
|
|
|
bench0=${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/counter/counter_post_yosys.blif
|
2020-04-12 21:00:20 -05:00
|
|
|
|
|
|
|
[SYNTHESIS_PARAM]
|
2020-05-31 20:52:18 -05:00
|
|
|
bench0_top = counter
|
|
|
|
bench0_act = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/counter/counter_pre_vpr.act
|
|
|
|
bench0_verilog = ${PATH:OPENFPGA_PATH}/openfpga_flow/benchmarks/micro_benchmark/counter/counter_output_verilog.v
|
2020-04-12 21:00:20 -05:00
|
|
|
bench0_chan_width = 300
|
|
|
|
|
|
|
|
[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH]
|
|
|
|
end_flow_with_test=
|
2020-07-04 20:06:41 -05:00
|
|
|
#vpr_fpga_verilog_formal_verification_top_netlist=
|