2009-05-21 21:32:31 -05:00
|
|
|
#
|
|
|
|
# Utility code for DaVinci-family chips
|
|
|
|
#
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
# davinci_pinmux: assigns PINMUX$reg <== $value
|
2009-05-21 21:32:31 -05:00
|
|
|
proc davinci_pinmux {soc reg value} {
|
|
|
|
mww [expr [dict get $soc sysbase] + 4 * $reg] $value
|
|
|
|
}
|
|
|
|
|
2010-09-21 03:06:37 -05:00
|
|
|
source [find mem_helper.tcl]
|
2009-05-21 21:32:31 -05:00
|
|
|
|
|
|
|
#
|
|
|
|
# pll_setup: initialize PLL
|
|
|
|
# - pll_addr ... physical addr of controller
|
|
|
|
# - mult ... pll multiplier
|
|
|
|
# - config ... dict mapping { prediv, postdiv, div[1-9] } to dividers
|
|
|
|
#
|
|
|
|
# For PLLs that don't have a given register (e.g. plldiv8), or where a
|
|
|
|
# given divider is non-programmable, caller provides *NO* config mapping.
|
|
|
|
#
|
2009-07-01 23:55:35 -05:00
|
|
|
|
|
|
|
# PLL version 0x02: tested on dm355
|
2011-10-29 16:32:17 -05:00
|
|
|
# REVISIT: On dm6446/dm357 the PLLRST polarity is different.
|
2009-07-01 23:55:35 -05:00
|
|
|
proc pll_v02_setup {pll_addr mult config} {
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl_addr [expr {$pll_addr + 0x100}]
|
2009-05-21 21:32:31 -05:00
|
|
|
set pll_ctrl [mrw $pll_ctrl_addr]
|
|
|
|
|
|
|
|
# 1 - clear CLKMODE (bit 8) iff using on-chip oscillator
|
2011-10-29 16:32:17 -05:00
|
|
|
# NOTE: this assumes we should clear that bit
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0100}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 2 - clear PLLENSRC (bit 5)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0020}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 3 - clear PLLEN (bit 0) ... enter bypass mode
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0001}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 4 - wait at least 4 refclk cycles
|
|
|
|
sleep 1
|
|
|
|
|
|
|
|
# 5 - set PLLRST (bit 3)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl | 0x0008}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 6 - set PLLDIS (bit 4)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl | 0x0010}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 7 - clear PLLPWRDN (bit 1)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0002}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 8 - clear PLLDIS (bit 4)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0010}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
# 9 - optional: write prediv, postdiv, and pllm
|
|
|
|
# NOTE: for dm355 PLL1, postdiv is controlled via MISC register
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0110}] [expr {($mult - 1) & 0xff}]
|
2009-05-21 21:32:31 -05:00
|
|
|
if { [dict exists $config prediv] } {
|
|
|
|
set div [dict get $config prediv]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0114}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config postdiv] } {
|
|
|
|
set div [dict get $config postdiv]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0128}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
}
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
# 10 - optional: set plldiv1, plldiv2, ...
|
2009-05-21 21:32:31 -05:00
|
|
|
# NOTE: this assumes some registers have their just-reset values:
|
|
|
|
# - PLLSTAT.GOSTAT is clear when we enter
|
|
|
|
# - ALNCTL has everything set
|
|
|
|
set go 0
|
|
|
|
if { [dict exists $config div1] } {
|
|
|
|
set div [dict get $config div1]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0118}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
set go 1
|
|
|
|
}
|
|
|
|
if { [dict exists $config div2] } {
|
2009-07-01 23:55:35 -05:00
|
|
|
set div [dict get $config div2]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x011c}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
set go 1
|
|
|
|
}
|
|
|
|
if { [dict exists $config div3] } {
|
|
|
|
set div [dict get $config div3]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0120}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
set go 1
|
|
|
|
}
|
|
|
|
if { [dict exists $config div4] } {
|
|
|
|
set div [dict get $config div4]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0160}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
set go 1
|
|
|
|
}
|
|
|
|
if { [dict exists $config div5] } {
|
|
|
|
set div [dict get $config div5]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0164}] $div
|
2009-05-21 21:32:31 -05:00
|
|
|
set go 1
|
|
|
|
}
|
|
|
|
if {$go != 0} {
|
|
|
|
# write pllcmd.GO; poll pllstat.GO
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0138}] 0x01
|
|
|
|
set pllstat [expr {$pll_addr + 0x013c}]
|
2009-05-21 21:32:31 -05:00
|
|
|
while {[expr [mrw $pllstat] & 0x01] != 0} { sleep 1 }
|
|
|
|
}
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0138}] 0x00
|
2009-05-21 21:32:31 -05:00
|
|
|
|
|
|
|
# 11 - wait at least 5 usec for reset to finish
|
|
|
|
# (assume covered by overheads including JTAG messaging)
|
|
|
|
|
|
|
|
# 12 - clear PLLRST (bit 3)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0008}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 13 - wait at least 8000 refclk cycles for PLL to lock
|
|
|
|
# if we assume 24 MHz (slowest osc), that's 1/3 msec
|
|
|
|
sleep 3
|
|
|
|
|
|
|
|
# 14 - set PLLEN (bit 0) ... leave bypass mode
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl | 0x0001}]
|
2010-06-15 03:37:05 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
}
|
|
|
|
|
|
|
|
# PLL version 0x03: tested on dm365
|
|
|
|
proc pll_v03_setup {pll_addr mult config} {
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl_addr [expr {$pll_addr + 0x100}]
|
|
|
|
set pll_secctrl_addr [expr {$pll_addr + 0x108}]
|
2010-06-15 03:37:05 -05:00
|
|
|
set pll_ctrl [mrw $pll_ctrl_addr]
|
|
|
|
|
|
|
|
# 1 - power up the PLL
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0002}]
|
2010-06-15 03:37:05 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 2 - clear PLLENSRC (bit 5)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0020}]
|
2010-06-15 03:37:05 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 2 - clear PLLEN (bit 0) ... enter bypass mode
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0001}]
|
2010-06-15 03:37:05 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 3 - wait at least 4 refclk cycles
|
|
|
|
sleep 1
|
|
|
|
|
|
|
|
# 4 - set PLLRST (bit 3)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl | 0x0008}]
|
2010-06-15 03:37:05 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
|
|
|
# 5 - wait at least 5 usec
|
|
|
|
sleep 1
|
|
|
|
|
|
|
|
# 6 - clear PLLRST (bit 3)
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl & ~0x0008}]
|
2010-06-15 03:37:05 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
# 9 - optional: write prediv, postdiv, and pllm
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0110}] [expr {($mult / 2) & 0x1ff}]
|
2010-06-15 03:37:05 -05:00
|
|
|
if { [dict exists $config prediv] } {
|
|
|
|
set div [dict get $config prediv]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0114}] $div
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config postdiv] } {
|
|
|
|
set div [dict get $config postdiv]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0128}] $div
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
# 10 - write start sequence to PLLSECCTL
|
|
|
|
mww $pll_secctrl_addr 0x00470000
|
|
|
|
mww $pll_secctrl_addr 0x00460000
|
|
|
|
mww $pll_secctrl_addr 0x00400000
|
|
|
|
mww $pll_secctrl_addr 0x00410000
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
# 11 - optional: set plldiv1, plldiv2, ...
|
|
|
|
# NOTE: this assumes some registers have their just-reset values:
|
2010-06-15 03:37:05 -05:00
|
|
|
# - PLLSTAT.GOSTAT is clear when we enter
|
|
|
|
set aln 0
|
|
|
|
if { [dict exists $config div1] } {
|
|
|
|
set div [dict get $config div1]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0118}] $div
|
|
|
|
set aln [expr {$aln | 0x1}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0118}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div2] } {
|
|
|
|
set div [dict get $config div2]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x011c}] $div
|
|
|
|
set aln [expr {$aln | 0x2}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x011c}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div3] } {
|
|
|
|
set div [dict get $config div3]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0120}] $div
|
|
|
|
set aln [expr {$aln | 0x4}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0120}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
2010-08-10 07:56:44 -05:00
|
|
|
if { [dict exists $config oscdiv] } {
|
|
|
|
set div [dict get $config oscdiv]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0124}] $div
|
2010-08-10 07:56:44 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0124}] 0
|
2010-08-10 07:56:44 -05:00
|
|
|
}
|
2010-06-15 03:37:05 -05:00
|
|
|
if { [dict exists $config div4] } {
|
|
|
|
set div [dict get $config div4]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0160}] $div
|
|
|
|
set aln [expr {$aln | 0x8}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0160}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div5] } {
|
|
|
|
set div [dict get $config div5]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0164}] $div
|
|
|
|
set aln [expr {$aln | 0x10}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0164}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div6] } {
|
|
|
|
set div [dict get $config div6]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0168}] $div
|
|
|
|
set aln [expr {$aln | 0x20}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0168}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div7] } {
|
|
|
|
set div [dict get $config div7]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x016c}] $div
|
|
|
|
set aln [expr {$aln | 0x40}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x016c}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div8] } {
|
|
|
|
set div [dict get $config div8]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0170}] $div
|
|
|
|
set aln [expr {$aln | 0x80}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0170}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if { [dict exists $config div9] } {
|
|
|
|
set div [dict get $config div9]
|
2021-04-09 18:23:57 -05:00
|
|
|
set div [expr {0x8000 | ($div - 1)}]
|
|
|
|
mww [expr {$pll_addr + 0x0174}] $div
|
|
|
|
set aln [expr {$aln | 0x100}]
|
2010-08-10 07:56:43 -05:00
|
|
|
} else {
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0174}] 0
|
2010-06-15 03:37:05 -05:00
|
|
|
}
|
|
|
|
if {$aln != 0} {
|
2010-08-10 07:56:43 -05:00
|
|
|
# clear pllcmd.GO
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0138}] 0x00
|
2010-06-15 03:37:05 -05:00
|
|
|
# write alingment flags
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0140}] $aln
|
2010-06-15 03:37:05 -05:00
|
|
|
# write pllcmd.GO; poll pllstat.GO
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0138}] 0x01
|
|
|
|
set pllstat [expr {$pll_addr + 0x013c}]
|
2010-06-15 03:37:05 -05:00
|
|
|
while {[expr [mrw $pllstat] & 0x01] != 0} { sleep 1 }
|
|
|
|
}
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$pll_addr + 0x0138}] 0x00
|
2010-06-15 03:37:05 -05:00
|
|
|
set addr [dict get $config ctladdr]
|
|
|
|
while {[expr [mrw $addr] & 0x0e000000] != 0x0e000000} { sleep 1 }
|
|
|
|
|
|
|
|
# 12 - set PLLEN (bit 0) ... leave bypass mode
|
2021-04-09 18:23:57 -05:00
|
|
|
set pll_ctrl [expr {$pll_ctrl | 0x0001}]
|
2009-05-21 21:32:31 -05:00
|
|
|
mww $pll_ctrl_addr $pll_ctrl
|
|
|
|
}
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
# NOTE: dm6446 requires EMURSTIE set in MDCTL before certain
|
2009-05-21 21:32:31 -05:00
|
|
|
# modules can be enabled.
|
|
|
|
|
|
|
|
# prepare a non-DSP module to be enabled; finish with psc_go
|
|
|
|
proc psc_enable {module} {
|
|
|
|
set psc_addr 0x01c41000
|
|
|
|
# write MDCTL
|
2021-04-09 18:23:57 -05:00
|
|
|
mmw [expr {$psc_addr + 0x0a00 + (4 * $module)}] 0x03 0x1f
|
2009-05-21 21:32:31 -05:00
|
|
|
}
|
|
|
|
|
2009-09-12 03:11:45 -05:00
|
|
|
# prepare a non-DSP module to be reset; finish with psc_go
|
|
|
|
proc psc_reset {module} {
|
|
|
|
set psc_addr 0x01c41000
|
|
|
|
# write MDCTL
|
2021-04-09 18:23:57 -05:00
|
|
|
mmw [expr {$psc_addr + 0x0a00 + (4 * $module)}] 0x01 0x1f
|
2009-09-12 03:11:45 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
# execute non-DSP PSC transition(s) set up by psc_enable, psc_reset, etc
|
2009-05-21 21:32:31 -05:00
|
|
|
proc psc_go {} {
|
|
|
|
set psc_addr 0x01c41000
|
2021-04-09 18:23:57 -05:00
|
|
|
set ptstat_addr [expr {$psc_addr + 0x0128}]
|
2009-05-21 21:32:31 -05:00
|
|
|
|
|
|
|
# just in case PTSTAT.go isn't clear
|
|
|
|
while { [expr [mrw $ptstat_addr] & 0x01] != 0 } { sleep 1 }
|
|
|
|
|
|
|
|
# write PTCMD.go ... ignoring any DSP power domain
|
2021-04-09 18:23:57 -05:00
|
|
|
mww [expr {$psc_addr + 0x0120}] 1
|
2009-05-21 21:32:31 -05:00
|
|
|
|
|
|
|
# wait for PTSTAT.go to clear (again ignoring DSP power domain)
|
|
|
|
while { [expr [mrw $ptstat_addr] & 0x01] != 0 } { sleep 1 }
|
|
|
|
}
|
2009-10-20 00:50:51 -05:00
|
|
|
|
|
|
|
#
|
|
|
|
# A reset using only SRST is a "Warm Reset", resetting everything in the
|
|
|
|
# chip except ARM emulation (and everything _outside_ the chip that hooks
|
|
|
|
# up to SRST). But many boards don't expose SRST via their JTAG connectors
|
|
|
|
# (it's not present on TI-14 headers).
|
|
|
|
#
|
|
|
|
# From the chip-only perspective, a "Max Reset" is a "Warm" reset ... except
|
|
|
|
# without any board-wide side effects, since it's triggered using JTAG using
|
|
|
|
# either (a) ARM watchdog timer, or (b) ICEpick.
|
|
|
|
#
|
|
|
|
proc davinci_wdog_reset {} {
|
|
|
|
set timer2_phys 0x01c21c00
|
|
|
|
|
|
|
|
# NOTE -- on entry
|
|
|
|
# - JTAG communication with the ARM *must* be working OK; this
|
|
|
|
# may imply using adaptive clocking or disabling WFI-in-idle
|
|
|
|
# - current target must be the DaVinci ARM
|
|
|
|
# - that ARM core must be halted
|
|
|
|
# - timer2 clock is still enabled (PSC 29 on most chips)
|
|
|
|
|
|
|
|
#
|
|
|
|
# Part I -- run regardless of being halted via JTAG
|
|
|
|
#
|
|
|
|
# NOTE: for now, we assume there's no DSP that could control the
|
|
|
|
# watchdog; or, equivalently, SUSPSRC.TMR2SRC says the watchdog
|
|
|
|
# suspend signal is controlled via ARM emulation suspend.
|
|
|
|
#
|
|
|
|
|
|
|
|
# EMUMGT_CLKSPEED: write FREE bit to run despite emulation halt
|
2021-04-09 18:23:57 -05:00
|
|
|
mww phys [expr {$timer2_phys + 0x28}] 0x00004000
|
2009-10-20 00:50:51 -05:00
|
|
|
|
|
|
|
#
|
|
|
|
# Part II -- in case watchdog hasn't been set up
|
|
|
|
#
|
|
|
|
|
|
|
|
# TCR: disable, force internal clock source
|
2021-04-09 18:23:57 -05:00
|
|
|
mww phys [expr {$timer2_phys + 0x20}] 0
|
2009-10-20 00:50:51 -05:00
|
|
|
|
|
|
|
# TGCR: reset, force to 64-bit wdog mode, un-reset ("initial" state)
|
2021-04-09 18:23:57 -05:00
|
|
|
mww phys [expr {$timer2_phys + 0x24}] 0
|
|
|
|
mww phys [expr {$timer2_phys + 0x24}] 0x110b
|
2009-10-20 00:50:51 -05:00
|
|
|
|
|
|
|
# clear counter (TIM12, TIM34) and period (PRD12, PRD34) registers
|
|
|
|
# so watchdog triggers ASAP
|
2021-04-09 18:23:57 -05:00
|
|
|
mww phys [expr {$timer2_phys + 0x10}] 0
|
|
|
|
mww phys [expr {$timer2_phys + 0x14}] 0
|
|
|
|
mww phys [expr {$timer2_phys + 0x18}] 0
|
|
|
|
mww phys [expr {$timer2_phys + 0x1c}] 0
|
2009-10-20 00:50:51 -05:00
|
|
|
|
|
|
|
# WDTCR: put into pre-active state, then active
|
2021-04-09 18:23:57 -05:00
|
|
|
mww phys [expr {$timer2_phys + 0x28}] 0xa5c64000
|
|
|
|
mww phys [expr {$timer2_phys + 0x28}] 0xda7e4000
|
2009-10-20 00:50:51 -05:00
|
|
|
|
|
|
|
#
|
|
|
|
# Part III -- it's ready to rumble
|
|
|
|
#
|
|
|
|
|
|
|
|
# WDTCR: write invalid WDKEY to trigger reset
|
2021-04-09 18:23:57 -05:00
|
|
|
mww phys [expr {$timer2_phys + 0x28}] 0x00004000
|
2009-10-20 00:50:51 -05:00
|
|
|
}
|