2011-09-16 08:55:54 -05:00
|
|
|
/***************************************************************************
|
|
|
|
* Copyright (C) 2005 by Dominic Rath *
|
|
|
|
* Dominic.Rath@gmx.de *
|
|
|
|
* *
|
|
|
|
* Copyright (C) 2008 by Spencer Oliver *
|
|
|
|
* spen@spen-soft.co.uk *
|
|
|
|
* *
|
|
|
|
* Copyright (C) 2011 by Clement Burin des Roziers *
|
|
|
|
* clement.burin-des-roziers@hikob.com *
|
|
|
|
* *
|
|
|
|
* This program is free software; you can redistribute it and/or modify *
|
|
|
|
* it under the terms of the GNU General Public License as published by *
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or *
|
|
|
|
* (at your option) any later version. *
|
|
|
|
* *
|
|
|
|
* This program is distributed in the hope that it will be useful, *
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of *
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
|
|
|
|
* GNU General Public License for more details. *
|
|
|
|
* *
|
|
|
|
* You should have received a copy of the GNU General Public License *
|
|
|
|
* along with this program; if not, write to the *
|
|
|
|
* Free Software Foundation, Inc., *
|
2013-06-02 14:32:36 -05:00
|
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
|
2011-09-16 08:55:54 -05:00
|
|
|
***************************************************************************/
|
2012-01-31 11:55:03 -06:00
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
#ifdef HAVE_CONFIG_H
|
|
|
|
#include "config.h"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#include "imp.h"
|
|
|
|
#include <helper/binarybuffer.h>
|
|
|
|
#include <target/algorithm.h>
|
|
|
|
#include <target/armv7m.h>
|
2013-01-04 05:46:00 -06:00
|
|
|
#include <target/cortex_m.h>
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
/* stm32lx flash register locations */
|
|
|
|
|
|
|
|
#define FLASH_BASE 0x40023C00
|
|
|
|
#define FLASH_ACR 0x40023C00
|
|
|
|
#define FLASH_PECR 0x40023C04
|
|
|
|
#define FLASH_PDKEYR 0x40023C08
|
|
|
|
#define FLASH_PEKEYR 0x40023C0C
|
|
|
|
#define FLASH_PRGKEYR 0x40023C10
|
|
|
|
#define FLASH_OPTKEYR 0x40023C14
|
|
|
|
#define FLASH_SR 0x40023C18
|
|
|
|
#define FLASH_OBR 0x40023C1C
|
|
|
|
#define FLASH_WRPR 0x40023C20
|
|
|
|
|
|
|
|
/* FLASH_ACR bites */
|
|
|
|
#define FLASH_ACR__LATENCY (1<<0)
|
|
|
|
#define FLASH_ACR__PRFTEN (1<<1)
|
|
|
|
#define FLASH_ACR__ACC64 (1<<2)
|
|
|
|
#define FLASH_ACR__SLEEP_PD (1<<3)
|
|
|
|
#define FLASH_ACR__RUN_PD (1<<4)
|
|
|
|
|
|
|
|
/* FLASH_PECR bits */
|
|
|
|
#define FLASH_PECR__PELOCK (1<<0)
|
|
|
|
#define FLASH_PECR__PRGLOCK (1<<1)
|
|
|
|
#define FLASH_PECR__OPTLOCK (1<<2)
|
|
|
|
#define FLASH_PECR__PROG (1<<3)
|
|
|
|
#define FLASH_PECR__DATA (1<<4)
|
|
|
|
#define FLASH_PECR__FTDW (1<<8)
|
|
|
|
#define FLASH_PECR__ERASE (1<<9)
|
|
|
|
#define FLASH_PECR__FPRG (1<<10)
|
|
|
|
#define FLASH_PECR__EOPIE (1<<16)
|
|
|
|
#define FLASH_PECR__ERRIE (1<<17)
|
|
|
|
#define FLASH_PECR__OBL_LAUNCH (1<<18)
|
|
|
|
|
|
|
|
/* FLASH_SR bits */
|
|
|
|
#define FLASH_SR__BSY (1<<0)
|
|
|
|
#define FLASH_SR__EOP (1<<1)
|
|
|
|
#define FLASH_SR__ENDHV (1<<2)
|
|
|
|
#define FLASH_SR__READY (1<<3)
|
|
|
|
#define FLASH_SR__WRPERR (1<<8)
|
|
|
|
#define FLASH_SR__PGAERR (1<<9)
|
|
|
|
#define FLASH_SR__SIZERR (1<<10)
|
|
|
|
#define FLASH_SR__OPTVERR (1<<11)
|
|
|
|
|
|
|
|
/* Unlock keys */
|
|
|
|
#define PEKEY1 0x89ABCDEF
|
|
|
|
#define PEKEY2 0x02030405
|
|
|
|
#define PRGKEY1 0x8C9DAEBF
|
|
|
|
#define PRGKEY2 0x13141516
|
|
|
|
#define OPTKEY1 0xFBEAD9C8
|
|
|
|
#define OPTKEY2 0x24252627
|
|
|
|
|
|
|
|
/* other registers */
|
|
|
|
#define DBGMCU_IDCODE 0xE0042000
|
|
|
|
#define F_SIZE 0x1FF8004C
|
2013-07-22 19:26:02 -05:00
|
|
|
#define F_SIZE_MP 0x1FF800CC /* on 0x427 Medium+ and 0x436 HD devices */
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
/* Constants */
|
|
|
|
#define FLASH_PAGE_SIZE 256
|
|
|
|
#define FLASH_SECTOR_SIZE 4096
|
|
|
|
#define FLASH_PAGES_PER_SECTOR 16
|
|
|
|
#define FLASH_BANK0_ADDRESS 0x08000000
|
|
|
|
|
|
|
|
/* stm32lx option byte register location */
|
|
|
|
#define OB_RDP 0x1FF80000
|
|
|
|
#define OB_USER 0x1FF80004
|
|
|
|
#define OB_WRP0_1 0x1FF80008
|
|
|
|
#define OB_WRP2_3 0x1FF8000C
|
|
|
|
|
|
|
|
/* OB_RDP values */
|
|
|
|
#define OB_RDP__LEVEL0 0xFF5500AA
|
|
|
|
#define OB_RDP__LEVEL1 0xFFFF0000
|
|
|
|
|
|
|
|
/* stm32lx RCC register locations */
|
|
|
|
#define RCC_CR 0x40023800
|
|
|
|
#define RCC_ICSCR 0x40023804
|
|
|
|
#define RCC_CFGR 0x40023808
|
|
|
|
|
|
|
|
/* RCC_ICSCR bits */
|
|
|
|
#define RCC_ICSCR__MSIRANGE_MASK (7<<13)
|
|
|
|
|
|
|
|
static int stm32lx_unlock_program_memory(struct flash_bank *bank);
|
|
|
|
static int stm32lx_lock_program_memory(struct flash_bank *bank);
|
|
|
|
static int stm32lx_enable_write_half_page(struct flash_bank *bank);
|
|
|
|
static int stm32lx_erase_sector(struct flash_bank *bank, int sector);
|
|
|
|
static int stm32lx_wait_until_bsy_clear(struct flash_bank *bank);
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
struct stm32lx_flash_bank {
|
2011-09-16 08:55:54 -05:00
|
|
|
int probed;
|
2013-01-24 06:49:08 -06:00
|
|
|
bool has_dual_banks;
|
2013-02-27 06:48:11 -06:00
|
|
|
uint32_t user_bank_size;
|
2011-09-16 08:55:54 -05:00
|
|
|
};
|
|
|
|
|
|
|
|
/* flash bank stm32lx <base> <size> 0 0 <target#>
|
|
|
|
*/
|
|
|
|
FLASH_BANK_COMMAND_HANDLER(stm32lx_flash_bank_command)
|
|
|
|
{
|
|
|
|
struct stm32lx_flash_bank *stm32lx_info;
|
|
|
|
if (CMD_ARGC < 6)
|
2011-12-16 00:48:39 -06:00
|
|
|
return ERROR_COMMAND_SYNTAX_ERROR;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Create the bank structure */
|
2011-09-16 08:55:54 -05:00
|
|
|
stm32lx_info = malloc(sizeof(struct stm32lx_flash_bank));
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Check allocation */
|
|
|
|
if (stm32lx_info == NULL) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("failed to allocate bank structure");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
bank->driver_priv = stm32lx_info;
|
|
|
|
|
|
|
|
stm32lx_info->probed = 0;
|
2013-01-24 06:49:08 -06:00
|
|
|
stm32lx_info->has_dual_banks = false;
|
2013-02-27 06:48:11 -06:00
|
|
|
stm32lx_info->user_bank_size = bank->size;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-12-13 15:23:25 -06:00
|
|
|
/* the stm32l erased value is 0x00 */
|
|
|
|
bank->default_padded_value = 0x00;
|
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_protect_check(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
struct target *target = bank->target;
|
|
|
|
|
|
|
|
uint32_t wrpr;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read the WRPR word, and check each bit (corresponding to each
|
|
|
|
* flash sector
|
|
|
|
*/
|
|
|
|
retval = target_read_u32(target, FLASH_WRPR, &wrpr);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
for (int i = 0; i < 32; i++) {
|
2011-09-16 08:55:54 -05:00
|
|
|
if (wrpr & (1 << i))
|
|
|
|
bank->sectors[i].is_protected = 1;
|
|
|
|
else
|
|
|
|
bank->sectors[i].is_protected = 0;
|
|
|
|
}
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_erase(struct flash_bank *bank, int first, int last)
|
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* It could be possible to do a mass erase if all sectors must be
|
|
|
|
* erased, but it is not implemented yet.
|
|
|
|
*/
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (bank->target->state != TARGET_HALTED) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Loop over the selected sectors and erase them
|
|
|
|
*/
|
2012-01-31 11:55:03 -06:00
|
|
|
for (int i = first; i <= last; i++) {
|
2011-09-16 08:55:54 -05:00
|
|
|
retval = stm32lx_erase_sector(bank, i);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
bank->sectors[i].is_erased = 1;
|
|
|
|
}
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_protect(struct flash_bank *bank, int set, int first,
|
|
|
|
int last)
|
|
|
|
{
|
|
|
|
LOG_WARNING("protection of the STM32L flash is not implemented");
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2014-03-10 16:23:07 -05:00
|
|
|
static int stm32lx_write_half_pages(struct flash_bank *bank, const uint8_t *buffer,
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t offset, uint32_t count)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
2013-01-04 15:15:59 -06:00
|
|
|
uint32_t buffer_size = 16384;
|
2012-09-30 16:01:51 -05:00
|
|
|
struct working_area *write_algorithm;
|
2011-09-16 08:55:54 -05:00
|
|
|
struct working_area *source;
|
|
|
|
uint32_t address = bank->base + offset;
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
struct reg_param reg_params[3];
|
2011-09-16 08:55:54 -05:00
|
|
|
struct armv7m_algorithm armv7m_info;
|
|
|
|
|
|
|
|
int retval = ERROR_OK;
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* see contib/loaders/flash/stm32lx.S for src */
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
static const uint8_t stm32lx_flash_write_code[] = {
|
|
|
|
/* write_word: */
|
|
|
|
0x00, 0x23, /* movs r3, #0 */
|
|
|
|
0x04, 0xe0, /* b test_done */
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* write_word: */
|
|
|
|
0x51, 0xf8, 0x04, 0xcb, /* ldr ip, [r1], #4 */
|
|
|
|
0x40, 0xf8, 0x04, 0xcb, /* str ip, [r0], #4 */
|
|
|
|
0x01, 0x33, /* adds r3, #1 */
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* test_done: */
|
|
|
|
0x93, 0x42, /* cmp r3, r2 */
|
|
|
|
0xf8, 0xd3, /* bcc write_word */
|
|
|
|
0x00, 0xbe, /* bkpt 0 */
|
|
|
|
};
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Check if there is an even number of half pages (128bytes) */
|
|
|
|
if (count % 128) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("there should be an even number "
|
|
|
|
"of half pages = 128 bytes (count = %" PRIi32 " bytes)", count);
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* flash write code */
|
|
|
|
if (target_alloc_working_area(target, sizeof(stm32lx_flash_write_code),
|
|
|
|
&write_algorithm) != ERROR_OK) {
|
|
|
|
LOG_DEBUG("no working area for block memory writes");
|
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
};
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Write the flashing code */
|
2011-09-16 08:55:54 -05:00
|
|
|
retval = target_write_buffer(target,
|
2012-09-30 16:01:51 -05:00
|
|
|
write_algorithm->address,
|
2011-09-16 08:55:54 -05:00
|
|
|
sizeof(stm32lx_flash_write_code),
|
2013-09-28 14:43:37 -05:00
|
|
|
stm32lx_flash_write_code);
|
2012-01-31 11:55:03 -06:00
|
|
|
if (retval != ERROR_OK) {
|
2012-09-30 16:01:51 -05:00
|
|
|
target_free_working_area(target, write_algorithm);
|
2011-09-16 08:55:54 -05:00
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Allocate half pages memory */
|
2013-01-04 15:15:59 -06:00
|
|
|
while (target_alloc_working_area_try(target, buffer_size, &source) != ERROR_OK) {
|
2011-09-16 08:55:54 -05:00
|
|
|
if (buffer_size > 1024)
|
|
|
|
buffer_size -= 1024;
|
|
|
|
else
|
|
|
|
buffer_size /= 2;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (buffer_size <= 256) {
|
2012-09-30 16:01:51 -05:00
|
|
|
/* we already allocated the writing code, but failed to get a
|
2011-09-16 08:55:54 -05:00
|
|
|
* buffer, free the algorithm */
|
2012-09-30 16:01:51 -05:00
|
|
|
target_free_working_area(target, write_algorithm);
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
LOG_WARNING("no large enough working area available, can't do block memory writes");
|
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
armv7m_info.common_magic = ARMV7M_COMMON_MAGIC;
|
2013-02-01 09:50:20 -06:00
|
|
|
armv7m_info.core_mode = ARM_MODE_THREAD;
|
2011-09-16 08:55:54 -05:00
|
|
|
init_reg_param(®_params[0], "r0", 32, PARAM_OUT);
|
|
|
|
init_reg_param(®_params[1], "r1", 32, PARAM_OUT);
|
|
|
|
init_reg_param(®_params[2], "r2", 32, PARAM_OUT);
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Enable half-page write */
|
2011-09-16 08:55:54 -05:00
|
|
|
retval = stm32lx_enable_write_half_page(bank);
|
2012-01-31 11:55:03 -06:00
|
|
|
if (retval != ERROR_OK) {
|
2011-09-16 08:55:54 -05:00
|
|
|
target_free_working_area(target, source);
|
2012-09-30 16:01:51 -05:00
|
|
|
target_free_working_area(target, write_algorithm);
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
destroy_reg_param(®_params[0]);
|
|
|
|
destroy_reg_param(®_params[1]);
|
|
|
|
destroy_reg_param(®_params[2]);
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2013-01-04 05:46:00 -06:00
|
|
|
struct armv7m_common *armv7m = target_to_armv7m(target);
|
|
|
|
if (armv7m == NULL) {
|
|
|
|
|
|
|
|
/* something is very wrong if armv7m is NULL */
|
|
|
|
LOG_ERROR("unable to get armv7m target");
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* save any DEMCR flags and configure target to catch any Hard Faults */
|
|
|
|
uint32_t demcr_save = armv7m->demcr;
|
|
|
|
armv7m->demcr = VC_HARDERR;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Loop while there are bytes to write */
|
|
|
|
while (count > 0) {
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t this_count;
|
|
|
|
this_count = (count > buffer_size) ? buffer_size : count;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Write the next half pages */
|
2013-01-04 15:15:59 -06:00
|
|
|
retval = target_write_buffer(target, source->address, this_count, buffer);
|
2011-09-16 08:55:54 -05:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* 4: Store useful information in the registers */
|
|
|
|
/* the destination address of the copy (R0) */
|
2011-09-16 08:55:54 -05:00
|
|
|
buf_set_u32(reg_params[0].value, 0, 32, address);
|
2012-01-31 11:55:03 -06:00
|
|
|
/* The source address of the copy (R1) */
|
2011-09-16 08:55:54 -05:00
|
|
|
buf_set_u32(reg_params[1].value, 0, 32, source->address);
|
2012-01-31 11:55:03 -06:00
|
|
|
/* The length of the copy (R2) */
|
2011-09-16 08:55:54 -05:00
|
|
|
buf_set_u32(reg_params[2].value, 0, 32, this_count / 4);
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* 5: Execute the bunch of code */
|
2011-09-16 08:55:54 -05:00
|
|
|
retval = target_run_algorithm(target, 0, NULL, sizeof(reg_params)
|
|
|
|
/ sizeof(*reg_params), reg_params,
|
2012-12-07 05:24:21 -06:00
|
|
|
write_algorithm->address, 0, 10000, &armv7m_info);
|
2011-09-16 08:55:54 -05:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
|
2013-01-04 05:46:00 -06:00
|
|
|
/* check for Hard Fault */
|
|
|
|
if (armv7m->exception_number == 3)
|
|
|
|
break;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* 6: Wait while busy */
|
2011-09-16 08:55:54 -05:00
|
|
|
retval = stm32lx_wait_until_bsy_clear(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
|
|
|
|
buffer += this_count;
|
|
|
|
address += this_count;
|
|
|
|
count -= this_count;
|
|
|
|
}
|
|
|
|
|
2013-01-04 05:46:00 -06:00
|
|
|
/* restore previous flags */
|
|
|
|
armv7m->demcr = demcr_save;
|
|
|
|
|
|
|
|
if (armv7m->exception_number == 3) {
|
|
|
|
|
|
|
|
/* the stm32l15x devices seem to have an issue when blank.
|
|
|
|
* if a ram loader is executed on a blank device it will
|
|
|
|
* Hard Fault, this issue does not happen for a already programmed device.
|
|
|
|
* A related issue is described in the stm32l151xx errata (Doc ID 17721 Rev 6 - 2.1.3).
|
|
|
|
* The workaround of handling the Hard Fault exception does work, but makes the
|
|
|
|
* loader more complicated, as a compromise we manually write the pages, programming time
|
|
|
|
* is reduced by 50% using this slower method.
|
|
|
|
*/
|
|
|
|
|
|
|
|
LOG_WARNING("couldn't use loader, falling back to page memory writes");
|
|
|
|
|
|
|
|
while (count > 0) {
|
|
|
|
uint32_t this_count;
|
|
|
|
this_count = (count > 128) ? 128 : count;
|
|
|
|
|
|
|
|
/* Write the next half pages */
|
|
|
|
retval = target_write_buffer(target, address, this_count, buffer);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
|
|
|
|
/* Wait while busy */
|
|
|
|
retval = stm32lx_wait_until_bsy_clear(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
|
|
|
|
buffer += this_count;
|
|
|
|
address += this_count;
|
|
|
|
count -= this_count;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
if (retval == ERROR_OK)
|
|
|
|
retval = stm32lx_lock_program_memory(bank);
|
|
|
|
|
|
|
|
target_free_working_area(target, source);
|
2012-09-30 16:01:51 -05:00
|
|
|
target_free_working_area(target, write_algorithm);
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
destroy_reg_param(®_params[0]);
|
|
|
|
destroy_reg_param(®_params[1]);
|
|
|
|
destroy_reg_param(®_params[2]);
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
2013-01-04 15:15:59 -06:00
|
|
|
|
2014-03-10 16:23:07 -05:00
|
|
|
static int stm32lx_write(struct flash_bank *bank, const uint8_t *buffer,
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t offset, uint32_t count)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
|
|
|
|
uint32_t halfpages_number;
|
2013-01-04 15:15:59 -06:00
|
|
|
uint32_t bytes_remaining = 0;
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t address = bank->base + offset;
|
|
|
|
uint32_t bytes_written = 0;
|
2013-01-04 15:15:59 -06:00
|
|
|
int retval, retval2;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (bank->target->state != TARGET_HALTED) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
if (offset & 0x3) {
|
|
|
|
LOG_ERROR("offset 0x%" PRIx32 " breaks required 4-byte alignment", offset);
|
2011-09-16 08:55:54 -05:00
|
|
|
return ERROR_FLASH_DST_BREAKS_ALIGNMENT;
|
|
|
|
}
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
retval = stm32lx_unlock_program_memory(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
/* first we need to write any unaligned head bytes upto
|
|
|
|
* the next 128 byte page */
|
|
|
|
|
|
|
|
if (offset % 128)
|
|
|
|
bytes_remaining = MIN(count, 128 - (offset % 128));
|
|
|
|
|
|
|
|
while (bytes_remaining > 0) {
|
|
|
|
uint8_t value[4] = {0xff, 0xff, 0xff, 0xff};
|
|
|
|
|
|
|
|
/* copy remaining bytes into the write buffer */
|
|
|
|
uint32_t bytes_to_write = MIN(4, bytes_remaining);
|
|
|
|
memcpy(value, buffer + bytes_written, bytes_to_write);
|
|
|
|
|
|
|
|
retval = target_write_buffer(target, address, 4, value);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
goto reset_pg_and_lock;
|
|
|
|
|
|
|
|
bytes_written += bytes_to_write;
|
|
|
|
bytes_remaining -= bytes_to_write;
|
|
|
|
address += 4;
|
|
|
|
|
|
|
|
retval = stm32lx_wait_until_bsy_clear(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
goto reset_pg_and_lock;
|
2011-09-16 08:55:54 -05:00
|
|
|
}
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
offset += bytes_written;
|
|
|
|
count -= bytes_written;
|
|
|
|
|
|
|
|
/* this should always pass this check here */
|
|
|
|
assert((offset % 128) == 0);
|
|
|
|
|
|
|
|
/* calculate half pages */
|
|
|
|
halfpages_number = count / 128;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (halfpages_number) {
|
2013-01-04 15:15:59 -06:00
|
|
|
retval = stm32lx_write_half_pages(bank, buffer + bytes_written, offset, 128 * halfpages_number);
|
2012-12-07 05:08:33 -06:00
|
|
|
if (retval == ERROR_TARGET_RESOURCE_NOT_AVAILABLE) {
|
|
|
|
/* attempt slow memory writes */
|
|
|
|
LOG_WARNING("couldn't use block writes, falling back to single memory accesses");
|
|
|
|
halfpages_number = 0;
|
|
|
|
} else {
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
2011-09-16 08:55:54 -05:00
|
|
|
}
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* write any remaining bytes */
|
|
|
|
uint32_t page_bytes_written = 128 * halfpages_number;
|
|
|
|
bytes_written += page_bytes_written;
|
|
|
|
address += page_bytes_written;
|
|
|
|
bytes_remaining = count - page_bytes_written;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
retval = stm32lx_unlock_program_memory(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
while (bytes_remaining > 0) {
|
|
|
|
uint8_t value[4] = {0xff, 0xff, 0xff, 0xff};
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* copy remaining bytes into the write buffer */
|
|
|
|
uint32_t bytes_to_write = MIN(4, bytes_remaining);
|
|
|
|
memcpy(value, buffer + bytes_written, bytes_to_write);
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
retval = target_write_buffer(target, address, 4, value);
|
2011-09-16 08:55:54 -05:00
|
|
|
if (retval != ERROR_OK)
|
2013-01-04 15:15:59 -06:00
|
|
|
goto reset_pg_and_lock;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
bytes_written += bytes_to_write;
|
|
|
|
bytes_remaining -= bytes_to_write;
|
2011-09-16 08:55:54 -05:00
|
|
|
address += 4;
|
|
|
|
|
|
|
|
retval = stm32lx_wait_until_bsy_clear(bank);
|
|
|
|
if (retval != ERROR_OK)
|
2013-01-04 15:15:59 -06:00
|
|
|
goto reset_pg_and_lock;
|
2011-09-16 08:55:54 -05:00
|
|
|
}
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
reset_pg_and_lock:
|
|
|
|
retval2 = stm32lx_lock_program_memory(bank);
|
|
|
|
if (retval == ERROR_OK)
|
|
|
|
retval = retval2;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
return retval;
|
2011-09-16 08:55:54 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_probe(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
struct stm32lx_flash_bank *stm32lx_info = bank->driver_priv;
|
|
|
|
int i;
|
2012-02-17 08:41:33 -06:00
|
|
|
uint16_t flash_size_in_kb;
|
2012-07-16 17:43:46 -05:00
|
|
|
uint16_t max_flash_size_in_kb;
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t device_id;
|
2013-01-24 06:49:08 -06:00
|
|
|
uint32_t base_address = FLASH_BANK0_ADDRESS;
|
|
|
|
uint32_t second_bank_base;
|
|
|
|
uint32_t first_bank_size_in_kb;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
stm32lx_info->probed = 0;
|
|
|
|
|
|
|
|
/* read stm32 device id register */
|
|
|
|
int retval = target_read_u32(target, DBGMCU_IDCODE, &device_id);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
LOG_DEBUG("device id = 0x%08" PRIx32 "", device_id);
|
|
|
|
|
2012-07-16 17:43:46 -05:00
|
|
|
/* set max flash size depending on family */
|
|
|
|
switch (device_id & 0xfff) {
|
|
|
|
case 0x416:
|
|
|
|
max_flash_size_in_kb = 128;
|
|
|
|
break;
|
2013-02-19 03:58:14 -06:00
|
|
|
case 0x427:
|
|
|
|
/* single bank, high density */
|
|
|
|
max_flash_size_in_kb = 256;
|
|
|
|
break;
|
2012-07-16 17:43:46 -05:00
|
|
|
case 0x436:
|
2013-01-24 06:49:08 -06:00
|
|
|
/* According to ST, the devices with id 0x436 have dual bank flash and comes with
|
|
|
|
* a total flash size of 384k or 256kb. However, the first bank is always 192kb,
|
|
|
|
* and second one holds the rest. The reason is that the 256kb version is actually
|
|
|
|
* the same physical flash but only the first 256kb are verified.
|
|
|
|
*/
|
2012-07-16 17:43:46 -05:00
|
|
|
max_flash_size_in_kb = 384;
|
2013-01-24 06:49:08 -06:00
|
|
|
first_bank_size_in_kb = 192;
|
|
|
|
stm32lx_info->has_dual_banks = true;
|
2012-07-16 17:43:46 -05:00
|
|
|
break;
|
2013-11-01 16:29:17 -05:00
|
|
|
case 0x437:
|
|
|
|
/* Dual bank, high density */
|
|
|
|
max_flash_size_in_kb = 512;
|
|
|
|
first_bank_size_in_kb = 192;
|
|
|
|
stm32lx_info->has_dual_banks = true;
|
|
|
|
break;
|
2012-07-16 17:43:46 -05:00
|
|
|
default:
|
|
|
|
LOG_WARNING("Cannot identify target as a STM32L family.");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2013-07-22 19:26:02 -05:00
|
|
|
/* Get the flash size from target. 0x427 and 0x436 devices use a
|
|
|
|
* different location for the Flash Size register, please see RM0038 r8 or
|
|
|
|
* newer. */
|
2013-11-01 16:29:17 -05:00
|
|
|
if ((device_id & 0xfff) == 0x427 || (device_id & 0xfff) == 0x436 ||
|
|
|
|
(device_id & 0xfff) == 0x437)
|
2013-07-22 19:26:02 -05:00
|
|
|
retval = target_read_u16(target, F_SIZE_MP, &flash_size_in_kb);
|
|
|
|
else
|
|
|
|
retval = target_read_u16(target, F_SIZE, &flash_size_in_kb);
|
|
|
|
|
|
|
|
/* 0x436 devices report their flash size as a 0 or 1 code indicating 384K
|
|
|
|
* or 256K, respectively. Please see RM0038 r8 or newer and refer to
|
|
|
|
* section 30.1.1. */
|
|
|
|
if (retval == ERROR_OK && (device_id & 0xfff) == 0x436) {
|
|
|
|
if (flash_size_in_kb == 0)
|
|
|
|
flash_size_in_kb = 384;
|
|
|
|
else if (flash_size_in_kb == 1)
|
|
|
|
flash_size_in_kb = 256;
|
|
|
|
}
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-01-24 06:49:08 -06:00
|
|
|
/* Failed reading flash size or flash size invalid (early silicon),
|
2012-07-16 17:43:46 -05:00
|
|
|
* default to max target family */
|
|
|
|
if (retval != ERROR_OK || flash_size_in_kb == 0xffff || flash_size_in_kb == 0) {
|
2013-01-24 06:49:08 -06:00
|
|
|
LOG_WARNING("STM32L flash size failed, probe inaccurate - assuming %dk flash",
|
2012-07-16 17:43:46 -05:00
|
|
|
max_flash_size_in_kb);
|
|
|
|
flash_size_in_kb = max_flash_size_in_kb;
|
2013-01-24 06:49:08 -06:00
|
|
|
} else if (flash_size_in_kb > max_flash_size_in_kb) {
|
|
|
|
LOG_WARNING("STM32L probed flash size assumed incorrect since FLASH_SIZE=%dk > %dk, - assuming %dk flash",
|
|
|
|
flash_size_in_kb, max_flash_size_in_kb, max_flash_size_in_kb);
|
|
|
|
flash_size_in_kb = max_flash_size_in_kb;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (stm32lx_info->has_dual_banks) {
|
|
|
|
/* Use the configured base address to determine if this is the first or second flash bank.
|
|
|
|
* Verify that the base address is reasonably correct and determine the flash bank size
|
|
|
|
*/
|
|
|
|
second_bank_base = base_address + first_bank_size_in_kb * 1024;
|
|
|
|
if (bank->base == second_bank_base) {
|
|
|
|
/* This is the second bank */
|
|
|
|
base_address = second_bank_base;
|
|
|
|
flash_size_in_kb = flash_size_in_kb - first_bank_size_in_kb;
|
|
|
|
} else if (bank->base == 0 || bank->base == base_address) {
|
|
|
|
/* This is the first bank */
|
|
|
|
flash_size_in_kb = first_bank_size_in_kb;
|
|
|
|
} else {
|
2013-09-30 04:31:57 -05:00
|
|
|
LOG_WARNING("STM32L flash bank base address config is incorrect."
|
|
|
|
" 0x%" PRIx32 " but should rather be 0x%" PRIx32 " or 0x%" PRIx32,
|
2013-01-24 06:49:08 -06:00
|
|
|
bank->base, base_address, second_bank_base);
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
2013-09-30 04:31:57 -05:00
|
|
|
LOG_INFO("STM32L flash has dual banks. Bank (%d) size is %dkb, base address is 0x%" PRIx32,
|
2013-01-24 06:49:08 -06:00
|
|
|
bank->bank_number, flash_size_in_kb, base_address);
|
|
|
|
} else {
|
2013-09-30 04:31:57 -05:00
|
|
|
LOG_INFO("STM32L flash size is %dkb, base address is 0x%" PRIx32, flash_size_in_kb, base_address);
|
2011-09-16 08:55:54 -05:00
|
|
|
}
|
|
|
|
|
2013-02-05 10:41:30 -06:00
|
|
|
/* if the user sets the size manually then ignore the probed value
|
|
|
|
* this allows us to work around devices that have a invalid flash size register value */
|
2013-02-27 06:48:11 -06:00
|
|
|
if (stm32lx_info->user_bank_size) {
|
|
|
|
flash_size_in_kb = stm32lx_info->user_bank_size / 1024;
|
2013-01-24 06:49:08 -06:00
|
|
|
LOG_INFO("ignoring flash probed value, using configured bank size: %dkbytes", flash_size_in_kb);
|
2013-02-05 10:41:30 -06:00
|
|
|
}
|
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
/* STM32L - we have 32 sectors, 16 pages per sector -> 512 pages
|
|
|
|
* 16 pages for a protection area */
|
|
|
|
|
|
|
|
/* calculate numbers of sectors (4kB per sector) */
|
2012-02-17 08:41:33 -06:00
|
|
|
int num_sectors = (flash_size_in_kb * 1024) / FLASH_SECTOR_SIZE;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (bank->sectors) {
|
2011-09-16 08:55:54 -05:00
|
|
|
free(bank->sectors);
|
|
|
|
bank->sectors = NULL;
|
|
|
|
}
|
|
|
|
|
2012-02-17 08:41:33 -06:00
|
|
|
bank->size = flash_size_in_kb * 1024;
|
2013-01-24 06:49:08 -06:00
|
|
|
bank->base = base_address;
|
2011-09-16 08:55:54 -05:00
|
|
|
bank->num_sectors = num_sectors;
|
|
|
|
bank->sectors = malloc(sizeof(struct flash_sector) * num_sectors);
|
2012-01-31 11:55:03 -06:00
|
|
|
if (bank->sectors == NULL) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("failed to allocate bank sectors");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
for (i = 0; i < num_sectors; i++) {
|
2011-09-16 08:55:54 -05:00
|
|
|
bank->sectors[i].offset = i * FLASH_SECTOR_SIZE;
|
|
|
|
bank->sectors[i].size = FLASH_SECTOR_SIZE;
|
|
|
|
bank->sectors[i].is_erased = -1;
|
|
|
|
bank->sectors[i].is_protected = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
stm32lx_info->probed = 1;
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_auto_probe(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct stm32lx_flash_bank *stm32lx_info = bank->driver_priv;
|
|
|
|
|
|
|
|
if (stm32lx_info->probed)
|
|
|
|
return ERROR_OK;
|
|
|
|
|
|
|
|
return stm32lx_probe(bank);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_erase_check(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
const int buffer_size = 4096;
|
|
|
|
int i;
|
|
|
|
uint32_t nBytes;
|
|
|
|
int retval = ERROR_OK;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (bank->target->state != TARGET_HALTED) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t *buffer = malloc(buffer_size);
|
2012-01-31 11:55:03 -06:00
|
|
|
if (buffer == NULL) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("failed to allocate read buffer");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
for (i = 0; i < bank->num_sectors; i++) {
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t j;
|
|
|
|
bank->sectors[i].is_erased = 1;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Loop chunk by chunk over the sector */
|
|
|
|
for (j = 0; j < bank->sectors[i].size; j += buffer_size) {
|
2011-09-16 08:55:54 -05:00
|
|
|
uint32_t chunk;
|
|
|
|
chunk = buffer_size;
|
|
|
|
if (chunk > (j - bank->sectors[i].size))
|
|
|
|
chunk = (j - bank->sectors[i].size);
|
|
|
|
|
|
|
|
retval = target_read_memory(target, bank->base
|
|
|
|
+ bank->sectors[i].offset + j, 4, chunk / 4, buffer);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
for (nBytes = 0; nBytes < chunk; nBytes++) {
|
|
|
|
if (buffer[nBytes] != 0x00) {
|
2011-09-16 08:55:54 -05:00
|
|
|
bank->sectors[i].is_erased = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
free(buffer);
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
2012-01-31 11:55:03 -06:00
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
static int stm32lx_get_info(struct flash_bank *bank, char *buf, int buf_size)
|
|
|
|
{
|
2012-01-31 11:55:03 -06:00
|
|
|
/* This method must return a string displaying information about the bank */
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
uint32_t dbgmcu_idcode;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
|
|
|
/* read stm32 device id register */
|
2013-07-09 14:49:07 -05:00
|
|
|
int retval = target_read_u32(bank->target, DBGMCU_IDCODE, &dbgmcu_idcode);
|
2011-09-16 08:55:54 -05:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
uint16_t device_id = dbgmcu_idcode & 0xfff;
|
|
|
|
uint16_t rev_id = dbgmcu_idcode >> 16;
|
|
|
|
const char *device_str;
|
|
|
|
const char *rev_str = NULL;
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
switch (device_id) {
|
|
|
|
case 0x416:
|
2013-07-09 16:59:22 -05:00
|
|
|
device_str = "STM32L1xx (Low/Medium Density)";
|
2011-09-16 08:55:54 -05:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
switch (rev_id) {
|
|
|
|
case 0x1000:
|
|
|
|
rev_str = "A";
|
|
|
|
break;
|
2012-02-17 08:41:33 -06:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
case 0x1008:
|
|
|
|
rev_str = "Y";
|
|
|
|
break;
|
2012-07-12 06:15:26 -05:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
case 0x1018:
|
|
|
|
rev_str = "X";
|
|
|
|
break;
|
2012-02-17 08:41:33 -06:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
case 0x1038:
|
|
|
|
rev_str = "W";
|
|
|
|
break;
|
2012-02-17 08:41:33 -06:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
case 0x1078:
|
|
|
|
rev_str = "V";
|
|
|
|
break;
|
2012-02-17 08:41:33 -06:00
|
|
|
}
|
2013-07-09 14:49:07 -05:00
|
|
|
break;
|
2012-02-17 08:41:33 -06:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
case 0x427:
|
2013-07-09 16:59:22 -05:00
|
|
|
device_str = "STM32L1xx (Medium+ Density)";
|
|
|
|
|
|
|
|
switch (rev_id) {
|
|
|
|
case 0x1018:
|
|
|
|
rev_str = "A";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x436:
|
|
|
|
device_str = "STM32L1xx (Medium+/High Density)";
|
2012-02-17 08:41:33 -06:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
switch (rev_id) {
|
|
|
|
case 0x1000:
|
|
|
|
rev_str = "A";
|
|
|
|
break;
|
2012-12-04 04:15:59 -06:00
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
case 0x1008:
|
|
|
|
rev_str = "Z";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x1018:
|
|
|
|
rev_str = "Y";
|
|
|
|
break;
|
2011-09-16 08:55:54 -05:00
|
|
|
}
|
2013-07-09 14:49:07 -05:00
|
|
|
break;
|
|
|
|
|
2013-11-01 16:29:17 -05:00
|
|
|
case 0x437:
|
|
|
|
device_str = "STM32L1xx (Medium+/High Density)";
|
|
|
|
break;
|
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
default:
|
2013-07-09 16:59:22 -05:00
|
|
|
snprintf(buf, buf_size, "Cannot identify target as a STM32L1");
|
2011-09-16 08:55:54 -05:00
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2013-07-09 14:49:07 -05:00
|
|
|
if (rev_str != NULL)
|
|
|
|
snprintf(buf, buf_size, "%s - Rev: %s", device_str, rev_str);
|
|
|
|
else
|
|
|
|
snprintf(buf, buf_size, "%s - Rev: unknown (0x%04x)", device_str, rev_id);
|
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
static const struct command_registration stm32lx_exec_command_handlers[] = {
|
2011-09-16 08:55:54 -05:00
|
|
|
COMMAND_REGISTRATION_DONE
|
|
|
|
};
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
static const struct command_registration stm32lx_command_handlers[] = {
|
2011-09-16 08:55:54 -05:00
|
|
|
{
|
|
|
|
.name = "stm32lx",
|
|
|
|
.mode = COMMAND_ANY,
|
|
|
|
.help = "stm32lx flash command group",
|
2012-01-09 10:14:18 -06:00
|
|
|
.usage = "",
|
2011-09-16 08:55:54 -05:00
|
|
|
.chain = stm32lx_exec_command_handlers,
|
|
|
|
},
|
|
|
|
COMMAND_REGISTRATION_DONE
|
|
|
|
};
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
struct flash_driver stm32lx_flash = {
|
2011-09-16 08:55:54 -05:00
|
|
|
.name = "stm32lx",
|
|
|
|
.commands = stm32lx_command_handlers,
|
|
|
|
.flash_bank_command = stm32lx_flash_bank_command,
|
|
|
|
.erase = stm32lx_erase,
|
|
|
|
.protect = stm32lx_protect,
|
|
|
|
.write = stm32lx_write,
|
|
|
|
.read = default_flash_read,
|
|
|
|
.probe = stm32lx_probe,
|
|
|
|
.auto_probe = stm32lx_auto_probe,
|
|
|
|
.erase_check = stm32lx_erase_check,
|
|
|
|
.protect_check = stm32lx_protect_check,
|
|
|
|
.info = stm32lx_get_info,
|
|
|
|
};
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
/* Static methods implementation */
|
2011-09-16 08:55:54 -05:00
|
|
|
static int stm32lx_unlock_program_memory(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
int retval;
|
|
|
|
uint32_t reg32;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Unlocking the program memory is done by unlocking the PECR,
|
|
|
|
* then by writing the 2 PRGKEY to the PRGKEYR register
|
|
|
|
*/
|
|
|
|
|
2013-01-04 15:15:59 -06:00
|
|
|
/* check flash is not already unlocked */
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
if ((reg32 & FLASH_PECR__PRGLOCK) == 0)
|
|
|
|
return ERROR_OK;
|
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
/* To unlock the PECR write the 2 PEKEY to the PEKEYR register */
|
|
|
|
retval = target_write_u32(target, FLASH_PEKEYR, PEKEY1);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
retval = target_write_u32(target, FLASH_PEKEYR, PEKEY2);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
/* Make sure it worked */
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (reg32 & FLASH_PECR__PELOCK) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("PELOCK is not cleared :(");
|
|
|
|
return ERROR_FLASH_OPERATION_FAILED;
|
|
|
|
}
|
|
|
|
|
|
|
|
retval = target_write_u32(target, FLASH_PRGKEYR, PRGKEY1);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
retval = target_write_u32(target, FLASH_PRGKEYR, PRGKEY2);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
/* Make sure it worked */
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (reg32 & FLASH_PECR__PRGLOCK) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("PRGLOCK is not cleared :(");
|
|
|
|
return ERROR_FLASH_OPERATION_FAILED;
|
|
|
|
}
|
2013-01-04 15:15:59 -06:00
|
|
|
|
2011-09-16 08:55:54 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_enable_write_half_page(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
int retval;
|
|
|
|
uint32_t reg32;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Unlock the program memory, then set the FPRG bit in the PECR register.
|
|
|
|
*/
|
|
|
|
retval = stm32lx_unlock_program_memory(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
reg32 |= FLASH_PECR__FPRG;
|
|
|
|
retval = target_write_u32(target, FLASH_PECR, reg32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
reg32 |= FLASH_PECR__PROG;
|
|
|
|
retval = target_write_u32(target, FLASH_PECR, reg32);
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_lock_program_memory(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
int retval;
|
|
|
|
uint32_t reg32;
|
|
|
|
|
|
|
|
/* To lock the program memory, simply set the lock bit and lock PECR */
|
|
|
|
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
reg32 |= FLASH_PECR__PRGLOCK;
|
|
|
|
retval = target_write_u32(target, FLASH_PECR, reg32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
retval = target_read_u32(target, FLASH_PECR, ®32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
reg32 |= FLASH_PECR__PELOCK;
|
|
|
|
retval = target_write_u32(target, FLASH_PECR, reg32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_erase_sector(struct flash_bank *bank, int sector)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
int retval;
|
|
|
|
uint32_t reg32;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* To erase a sector (i.e. FLASH_PAGES_PER_SECTOR pages),
|
|
|
|
* first unlock the memory, loop over the pages of this sector
|
|
|
|
* and write 0x0 to its first word.
|
|
|
|
*/
|
|
|
|
|
|
|
|
retval = stm32lx_unlock_program_memory(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
for (int page = 0; page < FLASH_PAGES_PER_SECTOR; page++) {
|
2011-09-16 08:55:54 -05:00
|
|
|
reg32 = FLASH_PECR__PROG | FLASH_PECR__ERASE;
|
|
|
|
retval = target_write_u32(target, FLASH_PECR, reg32);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
retval = stm32lx_wait_until_bsy_clear(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
uint32_t addr = bank->base + bank->sectors[sector].offset + (page
|
|
|
|
* FLASH_PAGE_SIZE);
|
|
|
|
retval = target_write_u32(target, addr, 0x0);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
retval = stm32lx_wait_until_bsy_clear(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
retval = stm32lx_lock_program_memory(bank);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32lx_wait_until_bsy_clear(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct target *target = bank->target;
|
|
|
|
uint32_t status;
|
|
|
|
int retval = ERROR_OK;
|
|
|
|
int timeout = 100;
|
|
|
|
|
|
|
|
/* wait for busy to clear */
|
2012-01-31 11:55:03 -06:00
|
|
|
for (;;) {
|
2011-09-16 08:55:54 -05:00
|
|
|
retval = target_read_u32(target, FLASH_SR, &status);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
if ((status & FLASH_SR__BSY) == 0)
|
|
|
|
break;
|
2012-01-31 11:55:03 -06:00
|
|
|
if (timeout-- <= 0) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("timed out waiting for flash");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
|
|
|
alive_sleep(1);
|
|
|
|
}
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (status & FLASH_SR__WRPERR) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("access denied / write protected");
|
|
|
|
retval = ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2012-01-31 11:55:03 -06:00
|
|
|
if (status & FLASH_SR__PGAERR) {
|
2011-09-16 08:55:54 -05:00
|
|
|
LOG_ERROR("invalid program address");
|
|
|
|
retval = ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|