2008-02-25 02:01:21 -06:00
|
|
|
/***************************************************************************
|
|
|
|
* Copyright (C) 2005 by Dominic Rath *
|
|
|
|
* Dominic.Rath@gmx.de *
|
|
|
|
* *
|
2008-07-23 09:49:41 -05:00
|
|
|
* Copyright (C) 2008 by Spencer Oliver *
|
|
|
|
* spen@spen-soft.co.uk *
|
|
|
|
* *
|
2008-02-25 02:01:21 -06:00
|
|
|
* This program is free software; you can redistribute it and/or modify *
|
|
|
|
* it under the terms of the GNU General Public License as published by *
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or *
|
|
|
|
* (at your option) any later version. *
|
|
|
|
* *
|
|
|
|
* This program is distributed in the hope that it will be useful, *
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of *
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
|
|
|
|
* GNU General Public License for more details. *
|
|
|
|
* *
|
|
|
|
* You should have received a copy of the GNU General Public License *
|
|
|
|
* along with this program; if not, write to the *
|
|
|
|
* Free Software Foundation, Inc., *
|
|
|
|
* 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
|
|
|
|
***************************************************************************/
|
|
|
|
#ifdef HAVE_CONFIG_H
|
|
|
|
#include "config.h"
|
|
|
|
#endif
|
|
|
|
|
2009-12-04 16:06:20 -06:00
|
|
|
#include "imp.h"
|
2009-12-03 06:14:25 -06:00
|
|
|
#include <helper/binarybuffer.h>
|
2009-12-03 06:14:35 -06:00
|
|
|
#include <target/algorithm.h>
|
2009-12-04 16:06:20 -06:00
|
|
|
#include <target/armv7m.h>
|
2008-02-25 02:01:21 -06:00
|
|
|
|
2010-11-17 07:16:23 -06:00
|
|
|
/* stm32x register locations */
|
|
|
|
|
2011-07-17 07:07:26 -05:00
|
|
|
#define FLASH_REG_BASE_B0 0x40022000
|
|
|
|
#define FLASH_REG_BASE_B1 0x40022040
|
|
|
|
|
|
|
|
#define STM32_FLASH_ACR 0x00
|
|
|
|
#define STM32_FLASH_KEYR 0x04
|
|
|
|
#define STM32_FLASH_OPTKEYR 0x08
|
|
|
|
#define STM32_FLASH_SR 0x0C
|
|
|
|
#define STM32_FLASH_CR 0x10
|
|
|
|
#define STM32_FLASH_AR 0x14
|
|
|
|
#define STM32_FLASH_OBR 0x1C
|
|
|
|
#define STM32_FLASH_WRPR 0x20
|
|
|
|
|
|
|
|
/* TODO: Check if code using these really should be hard coded to bank 0.
|
|
|
|
* There are valid cases, on dual flash devices the protection of the
|
|
|
|
* second bank is done on the bank0 reg's. */
|
|
|
|
#define STM32_FLASH_ACR_B0 0x40022000
|
|
|
|
#define STM32_FLASH_KEYR_B0 0x40022004
|
|
|
|
#define STM32_FLASH_OPTKEYR_B0 0x40022008
|
|
|
|
#define STM32_FLASH_SR_B0 0x4002200C
|
|
|
|
#define STM32_FLASH_CR_B0 0x40022010
|
|
|
|
#define STM32_FLASH_AR_B0 0x40022014
|
|
|
|
#define STM32_FLASH_OBR_B0 0x4002201C
|
|
|
|
#define STM32_FLASH_WRPR_B0 0x40022020
|
2010-11-17 07:16:23 -06:00
|
|
|
|
|
|
|
/* option byte location */
|
|
|
|
|
|
|
|
#define STM32_OB_RDP 0x1FFFF800
|
|
|
|
#define STM32_OB_USER 0x1FFFF802
|
|
|
|
#define STM32_OB_DATA0 0x1FFFF804
|
|
|
|
#define STM32_OB_DATA1 0x1FFFF806
|
|
|
|
#define STM32_OB_WRP0 0x1FFFF808
|
|
|
|
#define STM32_OB_WRP1 0x1FFFF80A
|
|
|
|
#define STM32_OB_WRP2 0x1FFFF80C
|
|
|
|
#define STM32_OB_WRP3 0x1FFFF80E
|
|
|
|
|
|
|
|
/* FLASH_CR register bits */
|
|
|
|
|
|
|
|
#define FLASH_PG (1 << 0)
|
|
|
|
#define FLASH_PER (1 << 1)
|
|
|
|
#define FLASH_MER (1 << 2)
|
|
|
|
#define FLASH_OPTPG (1 << 4)
|
|
|
|
#define FLASH_OPTER (1 << 5)
|
|
|
|
#define FLASH_STRT (1 << 6)
|
|
|
|
#define FLASH_LOCK (1 << 7)
|
|
|
|
#define FLASH_OPTWRE (1 << 9)
|
|
|
|
|
|
|
|
/* FLASH_SR register bits */
|
|
|
|
|
|
|
|
#define FLASH_BSY (1 << 0)
|
|
|
|
#define FLASH_PGERR (1 << 2)
|
|
|
|
#define FLASH_WRPRTERR (1 << 4)
|
|
|
|
#define FLASH_EOP (1 << 5)
|
|
|
|
|
|
|
|
/* STM32_FLASH_OBR bit definitions (reading) */
|
|
|
|
|
|
|
|
#define OPT_ERROR 0
|
|
|
|
#define OPT_READOUT 1
|
|
|
|
#define OPT_RDWDGSW 2
|
|
|
|
#define OPT_RDRSTSTOP 3
|
|
|
|
#define OPT_RDRSTSTDBY 4
|
2010-12-23 06:04:53 -06:00
|
|
|
#define OPT_BFB2 5 /* dual flash bank only */
|
2010-11-17 07:16:23 -06:00
|
|
|
|
|
|
|
/* register unlock keys */
|
|
|
|
|
|
|
|
#define KEY1 0x45670123
|
|
|
|
#define KEY2 0xCDEF89AB
|
|
|
|
|
|
|
|
struct stm32x_options
|
|
|
|
{
|
|
|
|
uint16_t RDP;
|
|
|
|
uint16_t user_options;
|
|
|
|
uint16_t protection[4];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct stm32x_flash_bank
|
|
|
|
{
|
|
|
|
struct stm32x_options option_bytes;
|
|
|
|
struct working_area *write_algorithm;
|
|
|
|
int ppage_size;
|
|
|
|
int probed;
|
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
bool has_dual_banks;
|
2011-07-17 07:07:26 -05:00
|
|
|
/* used to access dual flash bank stm32xl */
|
|
|
|
uint32_t register_base;
|
2010-11-17 07:16:23 -06:00
|
|
|
};
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_mass_erase(struct flash_bank *bank);
|
2008-02-25 02:01:21 -06:00
|
|
|
|
|
|
|
/* flash bank stm32x <base> <size> 0 0 <target#>
|
|
|
|
*/
|
2009-11-10 03:41:30 -06:00
|
|
|
FLASH_BANK_COMMAND_HANDLER(stm32x_flash_bank_command)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 06:57:12 -06:00
|
|
|
if (CMD_ARGC < 6)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("incomplete flash_bank stm32x configuration");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_FLASH_BANK_INVALID;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-13 09:39:01 -06:00
|
|
|
stm32x_info = malloc(sizeof(struct stm32x_flash_bank));
|
2008-02-25 02:01:21 -06:00
|
|
|
bank->driver_priv = stm32x_info;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->write_algorithm = NULL;
|
|
|
|
stm32x_info->probed = 0;
|
2010-12-23 06:04:53 -06:00
|
|
|
stm32x_info->has_dual_banks = false;
|
2011-07-17 07:07:26 -05:00
|
|
|
stm32x_info->register_base = FLASH_REG_BASE_B0;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2010-12-22 11:18:14 -06:00
|
|
|
static inline int stm32x_get_flash_reg(struct flash_bank *bank, uint32_t reg)
|
|
|
|
{
|
|
|
|
struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
|
2011-07-17 07:07:26 -05:00
|
|
|
return reg + stm32x_info->register_base;
|
2010-12-22 11:18:14 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int stm32x_get_flash_status(struct flash_bank *bank, uint32_t *status)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2010-12-22 11:18:14 -06:00
|
|
|
return target_read_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_SR), status);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
static int stm32x_wait_status_busy(struct flash_bank *bank, int timeout)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t status;
|
2010-11-08 09:02:07 -06:00
|
|
|
int retval = ERROR_OK;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* wait for busy to clear */
|
2010-11-08 09:02:07 -06:00
|
|
|
for (;;)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_get_flash_status(bank, &status);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-06-20 22:19:55 -05:00
|
|
|
LOG_DEBUG("status: 0x%" PRIx32 "", status);
|
2010-11-08 09:02:07 -06:00
|
|
|
if ((status & FLASH_BSY) == 0)
|
|
|
|
break;
|
|
|
|
if (timeout-- <= 0)
|
|
|
|
{
|
|
|
|
LOG_ERROR("timed out waiting for flash");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
2008-08-19 11:40:35 -05:00
|
|
|
alive_sleep(1);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2010-11-08 09:02:07 -06:00
|
|
|
|
|
|
|
if (status & FLASH_WRPRTERR)
|
|
|
|
{
|
|
|
|
LOG_ERROR("stm32x device protected");
|
|
|
|
retval = ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (status & FLASH_PGERR)
|
|
|
|
{
|
|
|
|
LOG_ERROR("stm32x device programming failed");
|
|
|
|
retval = ERROR_FAIL;
|
|
|
|
}
|
|
|
|
|
2009-04-29 16:08:39 -05:00
|
|
|
/* Clear but report errors */
|
2009-06-23 17:45:15 -05:00
|
|
|
if (status & (FLASH_WRPRTERR | FLASH_PGERR))
|
2009-04-29 16:08:39 -05:00
|
|
|
{
|
2010-11-08 09:02:07 -06:00
|
|
|
/* If this operation fails, we ignore it and report the original
|
|
|
|
* retval
|
|
|
|
*/
|
2010-12-22 11:18:14 -06:00
|
|
|
target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_SR),
|
|
|
|
FLASH_WRPRTERR | FLASH_PGERR);
|
2009-04-29 16:08:39 -05:00
|
|
|
}
|
2010-11-08 09:02:07 -06:00
|
|
|
return retval;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
int stm32x_check_operation_supported(struct flash_bank *bank)
|
|
|
|
{
|
|
|
|
struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
|
|
|
|
|
|
|
|
/* if we have a dual flash bank device then
|
|
|
|
* we need to perform option byte stuff on bank0 only */
|
2011-07-17 07:07:26 -05:00
|
|
|
if (stm32x_info->register_base != FLASH_REG_BASE_B0)
|
2010-12-23 06:04:53 -06:00
|
|
|
{
|
|
|
|
LOG_ERROR("Option Byte Operation's must use bank0");
|
|
|
|
return ERROR_FLASH_OPERATION_FAILED;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_read_options(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t optiondata;
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* read current option bytes */
|
2011-07-17 07:07:26 -05:00
|
|
|
int retval = target_read_u32(target, STM32_FLASH_OBR_B0, &optiondata);
|
2010-11-08 09:26:58 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:45:15 -05:00
|
|
|
stm32x_info->option_bytes.user_options = (uint16_t)0xFFF8 | ((optiondata >> 2) & 0x07);
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->option_bytes.RDP = (optiondata & (1 << OPT_READOUT)) ? 0xFFFF : 0x5AA5;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (optiondata & (1 << OPT_READOUT))
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_INFO("Device Security Bit Set");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* each bit refers to a 4bank protection */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_read_u32(target, STM32_FLASH_WRPR_B0, &optiondata);
|
2010-11-08 09:26:58 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:07:59 -05:00
|
|
|
stm32x_info->option_bytes.protection[0] = (uint16_t)optiondata;
|
|
|
|
stm32x_info->option_bytes.protection[1] = (uint16_t)(optiondata >> 8);
|
|
|
|
stm32x_info->option_bytes.protection[2] = (uint16_t)(optiondata >> 16);
|
|
|
|
stm32x_info->option_bytes.protection[3] = (uint16_t)(optiondata >> 24);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_erase_options(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* read current options */
|
|
|
|
stm32x_read_options(bank);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock flash registers */
|
2011-07-17 07:07:26 -05:00
|
|
|
int retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock option flash registers */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* erase option bytes */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_OPTER | FLASH_OPTWRE);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_OPTER | FLASH_STRT | FLASH_OPTWRE);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
2010-11-08 09:02:07 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* clear readout protection and complementary option bytes
|
|
|
|
* this will also force a device unlock if set */
|
|
|
|
stm32x_info->option_bytes.RDP = 0x5AA5;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_write_options(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock flash registers */
|
2011-07-17 07:07:26 -05:00
|
|
|
int retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock option flash registers */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* program option bytes */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_OPTPG | FLASH_OPTWRE);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write user option byte */
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = target_write_u16(target, STM32_OB_USER, stm32x_info->option_bytes.user_options);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
2010-11-08 09:02:07 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write protection byte 1 */
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = target_write_u16(target, STM32_OB_WRP0, stm32x_info->option_bytes.protection[0]);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write protection byte 2 */
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = target_write_u16(target, STM32_OB_WRP1, stm32x_info->option_bytes.protection[1]);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write protection byte 3 */
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = target_write_u16(target, STM32_OB_WRP2, stm32x_info->option_bytes.protection[2]);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write protection byte 4 */
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = target_write_u16(target, STM32_OB_WRP3, stm32x_info->option_bytes.protection[3]);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write readout protection bit */
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = target_write_u16(target, STM32_OB_RDP, stm32x_info->option_bytes.RDP);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 10);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_LOCK);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_protect_check(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t protection;
|
2008-02-25 02:01:21 -06:00
|
|
|
int i, s;
|
|
|
|
int num_bits;
|
2008-07-23 09:49:41 -05:00
|
|
|
int set;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
int retval = stm32x_check_operation_supported(bank);
|
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
|
|
|
|
2009-05-31 22:05:26 -05:00
|
|
|
/* medium density - each bit refers to a 4bank protection
|
2008-05-23 10:49:19 -05:00
|
|
|
* high density - each bit refers to a 2bank protection */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_read_u32(target, STM32_FLASH_WRPR_B0, &protection);
|
2010-11-08 09:26:58 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-05-23 10:49:19 -05:00
|
|
|
/* medium density - each protection bit is for 4 * 1K pages
|
|
|
|
* high density - each protection bit is for 2 * 2K pages */
|
|
|
|
num_bits = (bank->num_sectors / stm32x_info->ppage_size);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
if (stm32x_info->ppage_size == 2)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-07-01 05:15:53 -05:00
|
|
|
/* high density flash/connectivity line protection */
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
set = 1;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
if (protection & (1 << 31))
|
2008-02-25 02:01:21 -06:00
|
|
|
set = 0;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-07-01 05:15:53 -05:00
|
|
|
/* bit 31 controls sector 62 - 255 protection for high density
|
|
|
|
* bit 31 controls sector 62 - 127 protection for connectivity line */
|
2008-07-23 09:49:41 -05:00
|
|
|
for (s = 62; s < bank->num_sectors; s++)
|
|
|
|
{
|
|
|
|
bank->sectors[s].is_protected = set;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
if (bank->num_sectors > 61)
|
|
|
|
num_bits = 31;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
for (i = 0; i < num_bits; i++)
|
|
|
|
{
|
|
|
|
set = 1;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
if (protection & (1 << i))
|
|
|
|
set = 0;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
for (s = 0; s < stm32x_info->ppage_size; s++)
|
|
|
|
bank->sectors[(i * stm32x_info->ppage_size) + s].is_protected = set;
|
|
|
|
}
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2008-07-23 09:49:41 -05:00
|
|
|
else
|
2009-05-31 22:05:26 -05:00
|
|
|
{
|
2009-07-01 05:15:53 -05:00
|
|
|
/* low/medium density flash protection */
|
2008-07-23 09:49:41 -05:00
|
|
|
for (i = 0; i < num_bits; i++)
|
|
|
|
{
|
|
|
|
set = 1;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:46:23 -05:00
|
|
|
if (protection & (1 << i))
|
2008-07-23 09:49:41 -05:00
|
|
|
set = 0;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
for (s = 0; s < stm32x_info->ppage_size; s++)
|
|
|
|
bank->sectors[(i * stm32x_info->ppage_size) + s].is_protected = set;
|
|
|
|
}
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_erase(struct flash_bank *bank, int first, int last)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2008-02-25 02:01:21 -06:00
|
|
|
int i;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-28 04:44:41 -06:00
|
|
|
if (bank->target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-28 04:44:41 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-06-06 04:29:21 -05:00
|
|
|
if ((first == 0) && (last == (bank->num_sectors - 1)))
|
|
|
|
{
|
|
|
|
return stm32x_mass_erase(bank);
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock flash registers */
|
2010-12-22 11:18:14 -06:00
|
|
|
int retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
for (i = first; i <= last; i++)
|
2009-05-31 22:05:26 -05:00
|
|
|
{
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PER);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_AR),
|
|
|
|
bank->base + bank->sectors[i].offset);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target,
|
|
|
|
stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PER | FLASH_STRT);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 100);
|
2010-11-08 09:02:07 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
bank->sectors[i].is_erased = 1;
|
|
|
|
}
|
|
|
|
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_LOCK);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_protect(struct flash_bank *bank, int set, int first, int last)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-06-18 02:07:59 -05:00
|
|
|
uint16_t prot_reg[4] = {0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF};
|
2008-02-25 02:01:21 -06:00
|
|
|
int i, reg, bit;
|
|
|
|
int status;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t protection;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
int retval = stm32x_check_operation_supported(bank);
|
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
|
|
|
|
2010-12-14 02:26:08 -06:00
|
|
|
if ((first % stm32x_info->ppage_size) != 0)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2010-12-14 02:26:08 -06:00
|
|
|
LOG_WARNING("aligned start protect sector to a %d sector boundary",
|
2010-03-08 14:32:11 -06:00
|
|
|
stm32x_info->ppage_size);
|
2010-12-14 02:26:08 -06:00
|
|
|
first = first - (first % stm32x_info->ppage_size);
|
|
|
|
}
|
|
|
|
if (((last + 1) % stm32x_info->ppage_size) != 0)
|
|
|
|
{
|
|
|
|
LOG_WARNING("aligned end protect sector to a %d sector boundary",
|
|
|
|
stm32x_info->ppage_size);
|
|
|
|
last++;
|
|
|
|
last = last - (last % stm32x_info->ppage_size);
|
|
|
|
last--;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
|
|
|
/* medium density - each bit refers to a 4bank protection
|
2008-05-23 10:49:19 -05:00
|
|
|
* high density - each bit refers to a 2bank protection */
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_read_u32(target, STM32_FLASH_WRPR_B0, &protection);
|
2010-11-08 09:26:58 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:07:59 -05:00
|
|
|
prot_reg[0] = (uint16_t)protection;
|
|
|
|
prot_reg[1] = (uint16_t)(protection >> 8);
|
|
|
|
prot_reg[2] = (uint16_t)(protection >> 16);
|
|
|
|
prot_reg[3] = (uint16_t)(protection >> 24);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-22 09:30:52 -05:00
|
|
|
if (stm32x_info->ppage_size == 2)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2008-07-22 09:30:52 -05:00
|
|
|
/* high density flash */
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-22 09:30:52 -05:00
|
|
|
/* bit 7 controls sector 62 - 255 protection */
|
2008-07-23 09:49:41 -05:00
|
|
|
if (last > 61)
|
|
|
|
{
|
|
|
|
if (set)
|
|
|
|
prot_reg[3] &= ~(1 << 7);
|
|
|
|
else
|
|
|
|
prot_reg[3] |= (1 << 7);
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-22 09:30:52 -05:00
|
|
|
if (first > 61)
|
2008-07-23 09:49:41 -05:00
|
|
|
first = 62;
|
2008-07-22 09:30:52 -05:00
|
|
|
if (last > 61)
|
|
|
|
last = 61;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-22 09:30:52 -05:00
|
|
|
for (i = first; i <= last; i++)
|
|
|
|
{
|
|
|
|
reg = (i / stm32x_info->ppage_size) / 8;
|
|
|
|
bit = (i / stm32x_info->ppage_size) - (reg * 8);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:47:42 -05:00
|
|
|
if (set)
|
2008-07-22 09:30:52 -05:00
|
|
|
prot_reg[reg] &= ~(1 << bit);
|
|
|
|
else
|
|
|
|
prot_reg[reg] |= (1 << bit);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
/* medium density flash */
|
|
|
|
for (i = first; i <= last; i++)
|
|
|
|
{
|
|
|
|
reg = (i / stm32x_info->ppage_size) / 8;
|
|
|
|
bit = (i / stm32x_info->ppage_size) - (reg * 8);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:47:42 -05:00
|
|
|
if (set)
|
2008-07-22 09:30:52 -05:00
|
|
|
prot_reg[reg] &= ~(1 << bit);
|
|
|
|
else
|
|
|
|
prot_reg[reg] |= (1 << bit);
|
|
|
|
}
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if ((status = stm32x_erase_options(bank)) != ERROR_OK)
|
|
|
|
return status;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->option_bytes.protection[0] = prot_reg[0];
|
|
|
|
stm32x_info->option_bytes.protection[1] = prot_reg[1];
|
|
|
|
stm32x_info->option_bytes.protection[2] = prot_reg[2];
|
|
|
|
stm32x_info->option_bytes.protection[3] = prot_reg[3];
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return stm32x_write_options(bank);
|
|
|
|
}
|
|
|
|
|
2010-03-08 14:32:11 -06:00
|
|
|
static int stm32x_write_block(struct flash_bank *bank, uint8_t *buffer,
|
|
|
|
uint32_t offset, uint32_t count)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t buffer_size = 16384;
|
2009-11-13 10:44:30 -06:00
|
|
|
struct working_area *source;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t address = bank->base + offset;
|
2009-11-13 10:39:42 -06:00
|
|
|
struct reg_param reg_params[4];
|
2009-11-13 10:41:43 -06:00
|
|
|
struct armv7m_algorithm armv7m_info;
|
2008-02-25 02:01:21 -06:00
|
|
|
int retval = ERROR_OK;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-10-28 04:08:16 -05:00
|
|
|
/* see contib/loaders/flash/stm32x.s for src */
|
|
|
|
|
2010-03-08 14:32:11 -06:00
|
|
|
static const uint8_t stm32x_flash_write_code[] = {
|
2010-11-13 08:42:00 -06:00
|
|
|
/* #define STM32_FLASH_CR_OFFSET 0x10 */
|
|
|
|
/* #define STM32_FLASH_SR_OFFSET 0x0C */
|
2008-02-25 02:01:21 -06:00
|
|
|
/* write: */
|
2010-12-22 11:18:14 -06:00
|
|
|
0x08, 0x4c, /* ldr r4, STM32_FLASH_BASE */
|
|
|
|
0x1c, 0x44, /* add r4, r3 */
|
2010-11-13 08:42:00 -06:00
|
|
|
/* write_half_word: */
|
|
|
|
0x01, 0x23, /* movs r3, #0x01 */
|
|
|
|
0x23, 0x61, /* str r3, [r4, #STM32_FLASH_CR_OFFSET] */
|
|
|
|
0x30, 0xf8, 0x02, 0x3b, /* ldrh r3, [r0], #0x02 */
|
|
|
|
0x21, 0xf8, 0x02, 0x3b, /* strh r3, [r1], #0x02 */
|
2008-02-25 02:01:21 -06:00
|
|
|
/* busy: */
|
2010-11-13 08:42:00 -06:00
|
|
|
0xe3, 0x68, /* ldr r3, [r4, #STM32_FLASH_SR_OFFSET] */
|
|
|
|
0x13, 0xf0, 0x01, 0x0f, /* tst r3, #0x01 */
|
|
|
|
0xfb, 0xd0, /* beq busy */
|
|
|
|
0x13, 0xf0, 0x14, 0x0f, /* tst r3, #0x14 */
|
|
|
|
0x01, 0xd1, /* bne exit */
|
|
|
|
0x01, 0x3a, /* subs r2, r2, #0x01 */
|
|
|
|
0xf0, 0xd1, /* bne write_half_word */
|
2010-10-28 04:08:16 -05:00
|
|
|
/* exit: */
|
2010-11-13 08:42:00 -06:00
|
|
|
0x00, 0xbe, /* bkpt #0x00 */
|
|
|
|
0x00, 0x20, 0x02, 0x40, /* STM32_FLASH_BASE: .word 0x40022000 */
|
2008-02-25 02:01:21 -06:00
|
|
|
};
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* flash write code */
|
2010-03-08 14:32:11 -06:00
|
|
|
if (target_alloc_working_area(target, sizeof(stm32x_flash_write_code),
|
|
|
|
&stm32x_info->write_algorithm) != ERROR_OK)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("no working area available, can't do block memory writes");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
};
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-03-08 14:32:11 -06:00
|
|
|
if ((retval = target_write_buffer(target, stm32x_info->write_algorithm->address,
|
|
|
|
sizeof(stm32x_flash_write_code),
|
|
|
|
(uint8_t*)stm32x_flash_write_code)) != ERROR_OK)
|
2008-04-03 09:00:17 -05:00
|
|
|
return retval;
|
2008-02-25 02:01:21 -06:00
|
|
|
|
|
|
|
/* memory buffer */
|
2010-05-03 11:11:34 -05:00
|
|
|
while (target_alloc_working_area_try(target, buffer_size, &source) != ERROR_OK)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
|
|
|
buffer_size /= 2;
|
|
|
|
if (buffer_size <= 256)
|
|
|
|
{
|
2010-03-08 14:32:11 -06:00
|
|
|
/* if we already allocated the writing code, but failed to get a
|
|
|
|
* buffer, free the algorithm */
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_info->write_algorithm)
|
|
|
|
target_free_working_area(target, stm32x_info->write_algorithm);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("no large enough working area available, can't do block memory writes");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
|
|
|
};
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
armv7m_info.common_magic = ARMV7M_COMMON_MAGIC;
|
|
|
|
armv7m_info.core_mode = ARMV7M_MODE_ANY;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
init_reg_param(®_params[0], "r0", 32, PARAM_OUT);
|
|
|
|
init_reg_param(®_params[1], "r1", 32, PARAM_OUT);
|
|
|
|
init_reg_param(®_params[2], "r2", 32, PARAM_OUT);
|
2010-12-22 11:18:14 -06:00
|
|
|
init_reg_param(®_params[3], "r3", 32, PARAM_IN_OUT);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
while (count > 0)
|
|
|
|
{
|
2010-03-08 14:32:11 -06:00
|
|
|
uint32_t thisrun_count = (count > (buffer_size / 2)) ?
|
|
|
|
(buffer_size / 2) : count;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-03-08 14:32:11 -06:00
|
|
|
if ((retval = target_write_buffer(target, source->address,
|
|
|
|
thisrun_count * 2, buffer)) != ERROR_OK)
|
2008-04-03 09:00:17 -05:00
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
buf_set_u32(reg_params[0].value, 0, 32, source->address);
|
|
|
|
buf_set_u32(reg_params[1].value, 0, 32, address);
|
|
|
|
buf_set_u32(reg_params[2].value, 0, 32, thisrun_count);
|
2011-07-17 07:07:26 -05:00
|
|
|
buf_set_u32(reg_params[3].value, 0, 32, stm32x_info->register_base - FLASH_REG_BASE_B0);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-03-08 14:32:11 -06:00
|
|
|
if ((retval = target_run_algorithm(target, 0, NULL, 4, reg_params,
|
|
|
|
stm32x_info->write_algorithm->address,
|
2010-07-19 14:33:04 -05:00
|
|
|
0,
|
2010-03-08 14:32:11 -06:00
|
|
|
10000, &armv7m_info)) != ERROR_OK)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_ERROR("error executing stm32x flash write algorithm");
|
2008-02-25 02:01:21 -06:00
|
|
|
break;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-04-14 12:17:38 -05:00
|
|
|
if (buf_get_u32(reg_params[3].value, 0, 32) & FLASH_PGERR)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-04-14 12:17:38 -05:00
|
|
|
LOG_ERROR("flash memory not erased before writing");
|
2009-04-29 16:08:39 -05:00
|
|
|
/* Clear but report errors */
|
2011-07-17 07:07:26 -05:00
|
|
|
target_write_u32(target, STM32_FLASH_SR_B0, FLASH_PGERR);
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = ERROR_FAIL;
|
2009-04-14 12:17:38 -05:00
|
|
|
break;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-04-14 12:17:38 -05:00
|
|
|
if (buf_get_u32(reg_params[3].value, 0, 32) & FLASH_WRPRTERR)
|
|
|
|
{
|
|
|
|
LOG_ERROR("flash memory write protected");
|
2009-04-29 16:08:39 -05:00
|
|
|
/* Clear but report errors */
|
2011-07-17 07:07:26 -05:00
|
|
|
target_write_u32(target, STM32_FLASH_SR_B0, FLASH_WRPRTERR);
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = ERROR_FAIL;
|
2008-02-25 02:01:21 -06:00
|
|
|
break;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
buffer += thisrun_count * 2;
|
|
|
|
address += thisrun_count * 2;
|
|
|
|
count -= thisrun_count;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
target_free_working_area(target, source);
|
|
|
|
target_free_working_area(target, stm32x_info->write_algorithm);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
destroy_reg_param(®_params[0]);
|
|
|
|
destroy_reg_param(®_params[1]);
|
|
|
|
destroy_reg_param(®_params[2]);
|
|
|
|
destroy_reg_param(®_params[3]);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2010-03-08 14:32:11 -06:00
|
|
|
static int stm32x_write(struct flash_bank *bank, uint8_t *buffer,
|
|
|
|
uint32_t offset, uint32_t count)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t words_remaining = (count / 2);
|
|
|
|
uint32_t bytes_remaining = (count & 0x00000001);
|
|
|
|
uint32_t address = bank->base + offset;
|
|
|
|
uint32_t bytes_written = 0;
|
2009-04-19 03:16:58 -05:00
|
|
|
int retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-28 04:44:41 -06:00
|
|
|
if (bank->target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-28 04:44:41 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (offset & 0x1)
|
|
|
|
{
|
2009-06-20 22:19:55 -05:00
|
|
|
LOG_WARNING("offset 0x%" PRIx32 " breaks required 2-byte alignment", offset);
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_FLASH_DST_BREAKS_ALIGNMENT;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock flash registers */
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* multiple half words (2-byte) to be programmed? */
|
2009-05-31 22:05:26 -05:00
|
|
|
if (words_remaining > 0)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
|
|
|
/* try using a block write */
|
|
|
|
if ((retval = stm32x_write_block(bank, buffer, offset, words_remaining)) != ERROR_OK)
|
|
|
|
{
|
|
|
|
if (retval == ERROR_TARGET_RESOURCE_NOT_AVAILABLE)
|
|
|
|
{
|
|
|
|
/* if block write failed (no sufficient working area),
|
2009-05-31 22:05:26 -05:00
|
|
|
* we use normal (slow) single dword accesses */
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("couldn't use block writes, falling back to single memory accesses");
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
buffer += words_remaining * 2;
|
|
|
|
address += words_remaining * 2;
|
|
|
|
words_remaining = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-11-08 09:53:24 -06:00
|
|
|
if ((retval != ERROR_OK) && (retval != ERROR_TARGET_RESOURCE_NOT_AVAILABLE))
|
|
|
|
return retval;
|
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
while (words_remaining > 0)
|
|
|
|
{
|
2009-06-18 02:07:59 -05:00
|
|
|
uint16_t value;
|
|
|
|
memcpy(&value, buffer + bytes_written, sizeof(uint16_t));
|
2009-05-06 19:21:59 -05:00
|
|
|
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PG);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
retval = target_write_u16(target, address, value);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 5);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2008-02-25 02:01:21 -06:00
|
|
|
|
|
|
|
bytes_written += 2;
|
|
|
|
words_remaining--;
|
|
|
|
address += 2;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (bytes_remaining)
|
|
|
|
{
|
2009-06-18 02:07:59 -05:00
|
|
|
uint16_t value = 0xffff;
|
2009-05-06 19:21:59 -05:00
|
|
|
memcpy(&value, buffer + bytes_written, bytes_remaining);
|
|
|
|
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PG);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
retval = target_write_u16(target, address, value);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:02:07 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 5);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2011-07-17 07:07:26 -05:00
|
|
|
return target_write_u32(target, STM32_FLASH_CR_B0, FLASH_LOCK);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_probe(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
|
2008-02-25 02:01:21 -06:00
|
|
|
int i;
|
2009-06-18 02:07:59 -05:00
|
|
|
uint16_t num_pages;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t device_id;
|
2008-05-23 10:49:19 -05:00
|
|
|
int page_size;
|
2010-12-23 07:10:15 -06:00
|
|
|
uint32_t base_address = 0x08000000;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->probed = 0;
|
2011-07-17 07:07:26 -05:00
|
|
|
stm32x_info->register_base = FLASH_REG_BASE_B0;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* read stm32 device id register */
|
2010-11-08 09:26:58 -06:00
|
|
|
int retval = target_read_u32(target, 0xE0042000, &device_id);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_INFO("device id = 0x%08" PRIx32 "", device_id);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:26:58 -06:00
|
|
|
/* get flash size from target. */
|
|
|
|
retval = target_read_u16(target, 0x1FFFF7E0, &num_pages);
|
|
|
|
if (retval != ERROR_OK)
|
2008-04-29 12:07:23 -05:00
|
|
|
{
|
2010-11-08 09:26:58 -06:00
|
|
|
LOG_WARNING("failed reading flash size, default to max target family");
|
2008-07-15 05:21:43 -05:00
|
|
|
/* failed reading flash size, default to max target family */
|
|
|
|
num_pages = 0xffff;
|
2008-04-29 12:07:23 -05:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-15 05:21:43 -05:00
|
|
|
if ((device_id & 0x7ff) == 0x410)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2008-07-15 05:21:43 -05:00
|
|
|
/* medium density - we have 1k pages
|
|
|
|
* 4 pages for a protection area */
|
|
|
|
page_size = 1024;
|
|
|
|
stm32x_info->ppage_size = 4;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-15 05:21:43 -05:00
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors incorrect on revA */
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 128k flash");
|
2008-07-15 05:21:43 -05:00
|
|
|
num_pages = 128;
|
|
|
|
}
|
|
|
|
}
|
2008-11-27 06:14:46 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x412)
|
|
|
|
{
|
|
|
|
/* low density - we have 1k pages
|
|
|
|
* 4 pages for a protection area */
|
|
|
|
page_size = 1024;
|
|
|
|
stm32x_info->ppage_size = 4;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-11-27 06:14:46 -06:00
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors incorrect on revA */
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 32k flash");
|
2008-11-27 06:14:46 -06:00
|
|
|
num_pages = 32;
|
|
|
|
}
|
|
|
|
}
|
2008-07-15 05:21:43 -05:00
|
|
|
else if ((device_id & 0x7ff) == 0x414)
|
|
|
|
{
|
|
|
|
/* high density - we have 2k pages
|
|
|
|
* 2 pages for a protection area */
|
|
|
|
page_size = 2048;
|
|
|
|
stm32x_info->ppage_size = 2;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-15 05:21:43 -05:00
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors incorrect on revZ */
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 512k flash");
|
2008-07-15 05:21:43 -05:00
|
|
|
num_pages = 512;
|
|
|
|
}
|
|
|
|
}
|
2009-02-26 04:06:00 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x418)
|
|
|
|
{
|
2009-07-01 05:15:53 -05:00
|
|
|
/* connectivity line density - we have 2k pages
|
|
|
|
* 2 pages for a protection area */
|
|
|
|
page_size = 2048;
|
|
|
|
stm32x_info->ppage_size = 2;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-02-26 04:06:00 -06:00
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors incorrect on revZ */
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 256k flash");
|
2009-02-26 04:06:00 -06:00
|
|
|
num_pages = 256;
|
|
|
|
}
|
|
|
|
}
|
2010-03-03 04:20:37 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x420)
|
|
|
|
{
|
|
|
|
/* value line density - we have 1k pages
|
|
|
|
* 4 pages for a protection area */
|
|
|
|
page_size = 1024;
|
|
|
|
stm32x_info->ppage_size = 4;
|
|
|
|
|
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors may be incorrrect on early silicon */
|
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 128k flash");
|
|
|
|
num_pages = 128;
|
|
|
|
}
|
|
|
|
}
|
2011-08-24 15:08:18 -05:00
|
|
|
else if ((device_id & 0x7ff) == 0x428)
|
|
|
|
{
|
|
|
|
/* value line density - we have 1k pages
|
|
|
|
* 4 pages for a protection area */
|
|
|
|
page_size = 2048;
|
|
|
|
stm32x_info->ppage_size = 4;
|
|
|
|
|
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors may be incorrrect on early silicon */
|
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 128k flash");
|
|
|
|
num_pages = 128;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-12-22 11:20:11 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x430)
|
|
|
|
{
|
|
|
|
/* xl line density - we have 2k pages
|
|
|
|
* 2 pages for a protection area */
|
|
|
|
page_size = 2048;
|
|
|
|
stm32x_info->ppage_size = 2;
|
2010-12-23 06:04:53 -06:00
|
|
|
stm32x_info->has_dual_banks = true;
|
2010-12-22 11:20:11 -06:00
|
|
|
|
|
|
|
/* check for early silicon */
|
|
|
|
if (num_pages == 0xffff)
|
|
|
|
{
|
|
|
|
/* number of sectors may be incorrrect on early silicon */
|
|
|
|
LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming 1024k flash");
|
|
|
|
num_pages = 1024;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* split reported size into matching bank */
|
|
|
|
if (bank->base != 0x08080000)
|
|
|
|
{
|
|
|
|
/* bank 0 will be fixed 512k */
|
|
|
|
num_pages = 512;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
num_pages -= 512;
|
|
|
|
/* bank1 also uses a register offset */
|
2011-07-17 07:07:26 -05:00
|
|
|
stm32x_info->register_base = FLASH_REG_BASE_B1;
|
2010-12-23 07:10:15 -06:00
|
|
|
base_address = 0x08080000;
|
2010-12-22 11:20:11 -06:00
|
|
|
}
|
|
|
|
}
|
2008-07-15 05:21:43 -05:00
|
|
|
else
|
|
|
|
{
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_WARNING("Cannot identify target as a STM32 family.");
|
2010-11-08 09:02:07 -06:00
|
|
|
return ERROR_FAIL;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:47:42 -05:00
|
|
|
LOG_INFO("flash size = %dkbytes", num_pages);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-05-23 10:49:19 -05:00
|
|
|
/* calculate numbers of pages */
|
2008-06-11 06:12:24 -05:00
|
|
|
num_pages /= (page_size / 1024);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-05-29 09:43:42 -05:00
|
|
|
if (bank->sectors)
|
|
|
|
{
|
|
|
|
free(bank->sectors);
|
|
|
|
bank->sectors = NULL;
|
|
|
|
}
|
|
|
|
|
2010-12-23 07:10:15 -06:00
|
|
|
bank->base = base_address;
|
2008-05-23 10:49:19 -05:00
|
|
|
bank->size = (num_pages * page_size);
|
|
|
|
bank->num_sectors = num_pages;
|
2009-11-13 09:37:54 -06:00
|
|
|
bank->sectors = malloc(sizeof(struct flash_sector) * num_pages);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-05-23 10:49:19 -05:00
|
|
|
for (i = 0; i < num_pages; i++)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2008-05-23 10:49:19 -05:00
|
|
|
bank->sectors[i].offset = i * page_size;
|
|
|
|
bank->sectors[i].size = page_size;
|
2008-02-25 02:01:21 -06:00
|
|
|
bank->sectors[i].is_erased = -1;
|
|
|
|
bank->sectors[i].is_protected = 1;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->probed = 1;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_auto_probe(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_info->probed)
|
|
|
|
return ERROR_OK;
|
|
|
|
return stm32x_probe(bank);
|
|
|
|
}
|
|
|
|
|
2009-04-18 05:08:13 -05:00
|
|
|
#if 0
|
2009-11-10 01:56:52 -06:00
|
|
|
COMMAND_HANDLER(stm32x_handle_part_id_command)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-04-18 05:08:13 -05:00
|
|
|
#endif
|
2008-02-25 02:01:21 -06:00
|
|
|
|
2010-06-15 17:00:57 -05:00
|
|
|
static int get_stm32x_info(struct flash_bank *bank, char *buf, int buf_size)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t device_id;
|
2008-07-23 09:49:41 -05:00
|
|
|
int printed;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
/* read stm32 device id register */
|
2010-11-08 09:26:58 -06:00
|
|
|
int retval = target_read_u32(target, 0xE0042000, &device_id);
|
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
if ((device_id & 0x7ff) == 0x410)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (Medium Density) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:36:56 -05:00
|
|
|
switch (device_id >> 16)
|
2008-07-23 09:49:41 -05:00
|
|
|
{
|
|
|
|
case 0x0000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
case 0x2000:
|
|
|
|
snprintf(buf, buf_size, "B");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
case 0x2001:
|
|
|
|
snprintf(buf, buf_size, "Z");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
case 0x2003:
|
|
|
|
snprintf(buf, buf_size, "Y");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2008-11-27 06:14:46 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x412)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (Low Density) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:36:56 -05:00
|
|
|
switch (device_id >> 16)
|
2008-11-27 06:14:46 -06:00
|
|
|
{
|
|
|
|
case 0x1000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-11-27 06:14:46 -06:00
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2008-07-23 09:49:41 -05:00
|
|
|
else if ((device_id & 0x7ff) == 0x414)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (High Density) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:36:56 -05:00
|
|
|
switch (device_id >> 16)
|
2008-07-23 09:49:41 -05:00
|
|
|
{
|
|
|
|
case 0x1000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
case 0x1001:
|
|
|
|
snprintf(buf, buf_size, "Z");
|
|
|
|
break;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-07-23 09:49:41 -05:00
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2009-02-26 04:06:00 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x418)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (Connectivity) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-23 17:36:56 -05:00
|
|
|
switch (device_id >> 16)
|
2009-02-26 04:06:00 -06:00
|
|
|
{
|
|
|
|
case 0x1000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
|
|
|
|
2009-07-01 05:15:53 -05:00
|
|
|
case 0x1001:
|
|
|
|
snprintf(buf, buf_size, "Z");
|
|
|
|
break;
|
|
|
|
|
2009-02-26 04:06:00 -06:00
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2010-03-03 04:20:37 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x420)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (Value) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
|
|
|
|
|
|
|
switch (device_id >> 16)
|
|
|
|
{
|
|
|
|
case 0x1000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x1001:
|
|
|
|
snprintf(buf, buf_size, "Z");
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2011-08-24 15:08:18 -05:00
|
|
|
else if ((device_id & 0x7ff) == 0x428)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (Value HD) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
|
|
|
|
|
|
|
switch (device_id >> 16)
|
|
|
|
{
|
|
|
|
case 0x1000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x1001:
|
|
|
|
snprintf(buf, buf_size, "Z");
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2010-12-22 11:20:11 -06:00
|
|
|
else if ((device_id & 0x7ff) == 0x430)
|
|
|
|
{
|
|
|
|
printed = snprintf(buf, buf_size, "stm32x (XL) - Rev: ");
|
|
|
|
buf += printed;
|
|
|
|
buf_size -= printed;
|
|
|
|
|
|
|
|
switch (device_id >> 16)
|
|
|
|
{
|
|
|
|
case 0x1000:
|
|
|
|
snprintf(buf, buf_size, "A");
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
snprintf(buf, buf_size, "unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2008-07-23 09:49:41 -05:00
|
|
|
else
|
|
|
|
{
|
|
|
|
snprintf(buf, buf_size, "Cannot identify target as a stm32x\n");
|
2010-11-08 09:02:07 -06:00
|
|
|
return ERROR_FAIL;
|
2008-07-23 09:49:41 -05:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-10 01:56:52 -06:00
|
|
|
COMMAND_HANDLER(stm32x_handle_lock_command)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = NULL;
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 06:57:12 -06:00
|
|
|
if (CMD_ARGC < 1)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x lock <bank>");
|
2009-05-31 22:05:26 -05:00
|
|
|
return ERROR_OK;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
struct flash_bank *bank;
|
2009-11-17 15:07:36 -06:00
|
|
|
int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
|
2009-10-23 00:33:12 -05:00
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
retval = stm32x_check_operation_supported(bank);
|
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_erase_options(bank) != ERROR_OK)
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x failed to erase options");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
|
|
|
/* set readout protection */
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->option_bytes.RDP = 0;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_write_options(bank) != ERROR_OK)
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x failed to lock device");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x locked");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-10 01:56:52 -06:00
|
|
|
COMMAND_HANDLER(stm32x_handle_unlock_command)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = NULL;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 06:57:12 -06:00
|
|
|
if (CMD_ARGC < 1)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x unlock <bank>");
|
2009-05-31 22:05:26 -05:00
|
|
|
return ERROR_OK;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
struct flash_bank *bank;
|
2009-11-17 15:07:36 -06:00
|
|
|
int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
|
2009-10-23 00:33:12 -05:00
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
retval = stm32x_check_operation_supported(bank);
|
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_erase_options(bank) != ERROR_OK)
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x failed to unlock device");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_write_options(bank) != ERROR_OK)
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x failed to lock device");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-02-11 14:55:31 -06:00
|
|
|
command_print(CMD_CTX, "stm32x unlocked.\n"
|
|
|
|
"INFO: a reset or power cycle is required "
|
|
|
|
"for the new settings to take effect.");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-10 01:56:52 -06:00
|
|
|
COMMAND_HANDLER(stm32x_handle_options_read_command)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-18 02:10:25 -05:00
|
|
|
uint32_t optionbyte;
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = NULL;
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 06:57:12 -06:00
|
|
|
if (CMD_ARGC < 1)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x options_read <bank>");
|
2009-05-31 22:05:26 -05:00
|
|
|
return ERROR_OK;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
struct flash_bank *bank;
|
2009-11-17 15:07:36 -06:00
|
|
|
int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
|
2009-10-23 00:33:12 -05:00
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
retval = stm32x_check_operation_supported(bank);
|
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
|
|
|
|
2011-07-17 07:07:26 -05:00
|
|
|
retval = target_read_u32(target, STM32_FLASH_OBR_B0, &optionbyte);
|
2010-11-08 09:26:58 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Option Byte: 0x%" PRIx32 "", optionbyte);
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:06:25 -05:00
|
|
|
if (buf_get_u32((uint8_t*)&optionbyte, OPT_ERROR, 1))
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Option Byte Complement Error");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:06:25 -05:00
|
|
|
if (buf_get_u32((uint8_t*)&optionbyte, OPT_READOUT, 1))
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Readout Protection On");
|
2008-02-25 02:01:21 -06:00
|
|
|
else
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Readout Protection Off");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:06:25 -05:00
|
|
|
if (buf_get_u32((uint8_t*)&optionbyte, OPT_RDWDGSW, 1))
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Software Watchdog");
|
2008-02-25 02:01:21 -06:00
|
|
|
else
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Hardware Watchdog");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:06:25 -05:00
|
|
|
if (buf_get_u32((uint8_t*)&optionbyte, OPT_RDRSTSTOP, 1))
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Stop: No reset generated");
|
2008-02-25 02:01:21 -06:00
|
|
|
else
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Stop: Reset generated");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-06-18 02:06:25 -05:00
|
|
|
if (buf_get_u32((uint8_t*)&optionbyte, OPT_RDRSTSTDBY, 1))
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Standby: No reset generated");
|
2008-02-25 02:01:21 -06:00
|
|
|
else
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "Standby: Reset generated");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
if (stm32x_info->has_dual_banks)
|
|
|
|
{
|
|
|
|
if (buf_get_u32((uint8_t*)&optionbyte, OPT_BFB2, 1))
|
|
|
|
command_print(CMD_CTX, "Boot: Bank 0");
|
|
|
|
else
|
|
|
|
command_print(CMD_CTX, "Boot: Bank 1");
|
|
|
|
}
|
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-10 01:56:52 -06:00
|
|
|
COMMAND_HANDLER(stm32x_handle_options_write_command)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = NULL;
|
2009-11-13 09:39:01 -06:00
|
|
|
struct stm32x_flash_bank *stm32x_info = NULL;
|
2009-06-18 02:07:59 -05:00
|
|
|
uint16_t optionbyte = 0xF8;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 06:57:12 -06:00
|
|
|
if (CMD_ARGC < 4)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2010-12-23 06:04:53 -06:00
|
|
|
command_print(CMD_CTX, "stm32x options_write <bank> <SWWDG | HWWDG> "
|
|
|
|
"<RSTSTNDBY | NORSTSTNDBY> <RSTSTOP | NORSTSTOP> <BOOT0 | BOOT1>");
|
2008-11-27 06:14:46 -06:00
|
|
|
return ERROR_OK;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
struct flash_bank *bank;
|
2009-11-17 15:07:36 -06:00
|
|
|
int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
|
2009-10-23 00:33:12 -05:00
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info = bank->driver_priv;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
retval = stm32x_check_operation_supported(bank);
|
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
|
|
|
|
2010-01-09 10:58:38 -06:00
|
|
|
/* REVISIT: ignores some options which we will display...
|
|
|
|
* and doesn't insist on the specified syntax.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* OPT_RDWDGSW */
|
2009-11-15 10:15:59 -06:00
|
|
|
if (strcmp(CMD_ARGV[1], "SWWDG") == 0)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-23 17:41:13 -05:00
|
|
|
optionbyte |= (1 << 0);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2010-01-09 10:58:38 -06:00
|
|
|
else /* REVISIT must be "HWWDG" then ... */
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-23 17:41:13 -05:00
|
|
|
optionbyte &= ~(1 << 0);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:06:12 -06:00
|
|
|
/* OPT_RDRSTSTOP */
|
|
|
|
if (strcmp(CMD_ARGV[2], "NORSTSTOP") == 0)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-23 17:41:13 -05:00
|
|
|
optionbyte |= (1 << 1);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2010-01-09 10:58:38 -06:00
|
|
|
else /* REVISIT must be "RSTSTNDBY" then ... */
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-23 17:41:13 -05:00
|
|
|
optionbyte &= ~(1 << 1);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:06:12 -06:00
|
|
|
/* OPT_RDRSTSTDBY */
|
|
|
|
if (strcmp(CMD_ARGV[3], "NORSTSTNDBY") == 0)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-23 17:41:13 -05:00
|
|
|
optionbyte |= (1 << 2);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2010-01-09 10:58:38 -06:00
|
|
|
else /* REVISIT must be "RSTSTOP" then ... */
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-06-23 17:41:13 -05:00
|
|
|
optionbyte &= ~(1 << 2);
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-23 06:04:53 -06:00
|
|
|
if (CMD_ARGC > 4 && stm32x_info->has_dual_banks)
|
|
|
|
{
|
|
|
|
/* OPT_BFB2 */
|
|
|
|
if (strcmp(CMD_ARGV[4], "BOOT0") == 0)
|
|
|
|
{
|
|
|
|
optionbyte |= (1 << 3);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
optionbyte &= ~(1 << 3);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_erase_options(bank) != ERROR_OK)
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x failed to erase options");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
stm32x_info->option_bytes.user_options = optionbyte;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (stm32x_write_options(bank) != ERROR_OK)
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x failed to write options");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-02-11 14:55:31 -06:00
|
|
|
command_print(CMD_CTX, "stm32x write options complete.\n"
|
|
|
|
"INFO: a reset or power cycle is required "
|
|
|
|
"for the new settings to take effect.");
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
static int stm32x_mass_erase(struct flash_bank *bank)
|
2008-02-25 02:01:21 -06:00
|
|
|
{
|
2009-11-13 12:11:13 -06:00
|
|
|
struct target *target = bank->target;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-08-17 14:40:17 -05:00
|
|
|
LOG_ERROR("Target not halted");
|
2008-02-25 02:01:21 -06:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* unlock option flash registers */
|
2010-12-22 11:18:14 -06:00
|
|
|
int retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY1);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY2);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-02-25 02:01:21 -06:00
|
|
|
/* mass erase flash memory */
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_MER);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_MER | FLASH_STRT);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-11-08 09:22:22 -06:00
|
|
|
retval = stm32x_wait_status_busy(bank, 100);
|
2010-11-08 09:02:07 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-12-22 11:18:14 -06:00
|
|
|
retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_LOCK);
|
2010-11-08 09:22:22 -06:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2008-06-06 04:29:21 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-11-10 01:56:52 -06:00
|
|
|
COMMAND_HANDLER(stm32x_handle_mass_erase_command)
|
2008-06-06 04:29:21 -05:00
|
|
|
{
|
|
|
|
int i;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 06:57:12 -06:00
|
|
|
if (CMD_ARGC < 1)
|
2008-05-24 09:19:42 -05:00
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x mass_erase <bank>");
|
2009-05-31 22:05:26 -05:00
|
|
|
return ERROR_OK;
|
2008-06-06 04:29:21 -05:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-13 13:32:28 -06:00
|
|
|
struct flash_bank *bank;
|
2009-11-17 15:07:36 -06:00
|
|
|
int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
|
2009-10-23 00:33:12 -05:00
|
|
|
if (ERROR_OK != retval)
|
|
|
|
return retval;
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-06-01 06:48:22 -05:00
|
|
|
retval = stm32x_mass_erase(bank);
|
|
|
|
if (retval == ERROR_OK)
|
2008-06-06 04:29:21 -05:00
|
|
|
{
|
|
|
|
/* set all sectors as erased */
|
|
|
|
for (i = 0; i < bank->num_sectors; i++)
|
|
|
|
{
|
|
|
|
bank->sectors[i].is_erased = 1;
|
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x mass erase complete");
|
2008-06-06 04:29:21 -05:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2009-11-15 07:57:37 -06:00
|
|
|
command_print(CMD_CTX, "stm32x mass erase failed");
|
2008-06-06 04:29:21 -05:00
|
|
|
}
|
2009-05-31 22:05:26 -05:00
|
|
|
|
2010-06-01 06:48:22 -05:00
|
|
|
return retval;
|
2008-02-25 02:01:21 -06:00
|
|
|
}
|
2009-11-09 11:20:34 -06:00
|
|
|
|
2009-11-22 06:13:56 -06:00
|
|
|
static const struct command_registration stm32x_exec_command_handlers[] = {
|
|
|
|
{
|
|
|
|
.name = "lock",
|
2010-01-29 15:52:08 -06:00
|
|
|
.handler = stm32x_handle_lock_command,
|
2009-11-22 06:13:56 -06:00
|
|
|
.mode = COMMAND_EXEC,
|
2010-01-09 10:58:38 -06:00
|
|
|
.usage = "bank_id",
|
|
|
|
.help = "Lock entire flash device.",
|
2009-11-22 06:13:56 -06:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "unlock",
|
2010-01-29 15:52:08 -06:00
|
|
|
.handler = stm32x_handle_unlock_command,
|
2009-11-22 06:13:56 -06:00
|
|
|
.mode = COMMAND_EXEC,
|
2010-01-09 10:58:38 -06:00
|
|
|
.usage = "bank_id",
|
|
|
|
.help = "Unlock entire protected flash device.",
|
2009-11-22 06:13:56 -06:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "mass_erase",
|
2010-01-29 15:52:08 -06:00
|
|
|
.handler = stm32x_handle_mass_erase_command,
|
2009-11-22 06:13:56 -06:00
|
|
|
.mode = COMMAND_EXEC,
|
2010-01-09 10:58:38 -06:00
|
|
|
.usage = "bank_id",
|
|
|
|
.help = "Erase entire flash device.",
|
2009-11-22 06:13:56 -06:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "options_read",
|
2010-01-29 15:52:08 -06:00
|
|
|
.handler = stm32x_handle_options_read_command,
|
2009-11-22 06:13:56 -06:00
|
|
|
.mode = COMMAND_EXEC,
|
2010-01-09 10:58:38 -06:00
|
|
|
.usage = "bank_id",
|
|
|
|
.help = "Read and display device option byte.",
|
2009-11-22 06:13:56 -06:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "options_write",
|
2010-01-29 15:52:08 -06:00
|
|
|
.handler = stm32x_handle_options_write_command,
|
2009-11-22 06:13:56 -06:00
|
|
|
.mode = COMMAND_EXEC,
|
2010-01-09 10:58:38 -06:00
|
|
|
.usage = "bank_id ('SWWDG'|'HWWDG') "
|
|
|
|
"('RSTSTNDBY'|'NORSTSTNDBY') "
|
|
|
|
"('RSTSTOP'|'NORSTSTOP')",
|
|
|
|
.help = "Replace bits in device option byte.",
|
2009-11-22 06:13:56 -06:00
|
|
|
},
|
|
|
|
COMMAND_REGISTRATION_DONE
|
|
|
|
};
|
2010-03-08 14:32:11 -06:00
|
|
|
|
2009-11-22 06:13:56 -06:00
|
|
|
static const struct command_registration stm32x_command_handlers[] = {
|
|
|
|
{
|
2011-07-28 05:42:27 -05:00
|
|
|
.name = "stm32f1x",
|
2009-11-22 06:13:56 -06:00
|
|
|
.mode = COMMAND_ANY,
|
2011-07-28 05:42:27 -05:00
|
|
|
.help = "stm32f1x flash command group",
|
2009-11-22 06:13:56 -06:00
|
|
|
.chain = stm32x_exec_command_handlers,
|
|
|
|
},
|
|
|
|
COMMAND_REGISTRATION_DONE
|
|
|
|
};
|
|
|
|
|
2011-07-28 05:42:27 -05:00
|
|
|
struct flash_driver stm32f1x_flash = {
|
|
|
|
.name = "stm32f1x",
|
2010-01-29 15:52:08 -06:00
|
|
|
.commands = stm32x_command_handlers,
|
|
|
|
.flash_bank_command = stm32x_flash_bank_command,
|
|
|
|
.erase = stm32x_erase,
|
|
|
|
.protect = stm32x_protect,
|
|
|
|
.write = stm32x_write,
|
2010-05-10 22:16:33 -05:00
|
|
|
.read = default_flash_read,
|
2010-01-29 15:52:08 -06:00
|
|
|
.probe = stm32x_probe,
|
|
|
|
.auto_probe = stm32x_auto_probe,
|
|
|
|
.erase_check = default_flash_mem_blank_check,
|
|
|
|
.protect_check = stm32x_protect_check,
|
2010-06-15 17:00:57 -05:00
|
|
|
.info = get_stm32x_info,
|
2010-01-29 15:52:08 -06:00
|
|
|
};
|