2009-04-26 15:03:41 -05:00
|
|
|
######################################
|
|
|
|
# Target: Atmel AT91SAM9260
|
|
|
|
######################################
|
|
|
|
|
2011-03-02 05:57:03 -06:00
|
|
|
source [find target/at91sam9261.cfg]
|
2009-04-26 15:03:41 -05:00
|
|
|
|
|
|
|
reset_config trst_and_srst
|
|
|
|
|
2013-10-13 10:15:24 -05:00
|
|
|
adapter_khz 4
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-03-15 10:41:30 -05:00
|
|
|
adapter_nsrst_delay 200
|
2009-04-26 15:03:41 -05:00
|
|
|
jtag_ntrst_delay 200
|
|
|
|
|
|
|
|
scan_chain
|
2010-05-21 06:56:05 -05:00
|
|
|
$_TARGETNAME configure -event reset-start {
|
|
|
|
# at reset chip runs at 32khz
|
2013-10-13 10:15:24 -05:00
|
|
|
adapter_khz 8
|
2010-05-21 06:56:05 -05:00
|
|
|
}
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-05-21 06:56:05 -05:00
|
|
|
$_TARGETNAME configure -event reset-init {at91sam_init}
|
2009-04-26 15:03:41 -05:00
|
|
|
|
|
|
|
# Flash configuration
|
2010-03-26 02:17:46 -05:00
|
|
|
#flash bank <name> cfi <base> <size> <chip width> <bus width> <target>
|
2009-11-18 04:15:52 -06:00
|
|
|
set _FLASHNAME $_CHIPNAME.flash
|
|
|
|
flash bank $_FLASHNAME cfi 0x10000000 0x01000000 2 2 $_TARGETNAME
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-05-21 06:56:05 -05:00
|
|
|
# Faster memory downloads. This is disabled automatically during
|
|
|
|
# reset init since all reset init sequences are too short for
|
|
|
|
# fast memory access
|
2011-10-29 16:32:17 -05:00
|
|
|
arm7_9 dcc_downloads enable
|
2010-05-21 06:56:05 -05:00
|
|
|
arm7_9 fast_memory_access enable
|
2009-04-26 15:03:41 -05:00
|
|
|
|
|
|
|
proc at91sam_init { } {
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xfffffd08 0xa5000501 ;# RSTC_MR : enable user reset
|
|
|
|
mww 0xfffffd44 0x00008000 ;# WDT_MR : disable watchdog
|
|
|
|
|
|
|
|
mww 0xfffffc20 0x00004001 ;# CKGR_MOR : enable the main oscillator
|
|
|
|
sleep 20 ;# wait 20 ms
|
|
|
|
mww 0xfffffc30 0x00000001 ;# PMC_MCKR : switch to main oscillator
|
|
|
|
sleep 10 ;# wait 10 ms
|
|
|
|
mww 0xfffffc28 0x2060bf09 ;# CKGR_PLLAR: Set PLLA Register for 198,656MHz
|
|
|
|
sleep 20 ;# wait 20 ms
|
|
|
|
mww 0xfffffc30 0x00000101 ;# PMC_MCKR : Select prescaler
|
|
|
|
sleep 10 ;# wait 10 ms
|
|
|
|
mww 0xfffffc30 0x00000102 ;# PMC_MCKR : Clock from PLLA is selected
|
|
|
|
sleep 10 ;# wait 10 ms
|
2009-04-26 15:03:41 -05:00
|
|
|
|
|
|
|
# Now run at anything fast... ie: 10mhz!
|
2013-10-13 10:15:24 -05:00
|
|
|
adapter_khz 10000 ;# Increase JTAG Speed to 6 MHz
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffec00 0x0a0a0a0a ;# SMC_SETUP0 : Setup SMC for Intel NOR Flash JS28F128P30T85 128MBit
|
|
|
|
mww 0xffffec04 0x0b0b0b0b ;# SMC_PULSE0
|
|
|
|
mww 0xffffec08 0x00160016 ;# SMC_CYCLE0
|
|
|
|
mww 0xffffec0c 0x00161003 ;# SMC_MODE0
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xfffff870 0xffff0000 ;# PIO_ASR : Select peripheral function for D15..D31
|
|
|
|
mww 0xfffff804 0xffff0000 ;# PIO_PDR : Disable PIO function for D15..D31
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffef1c 0x2 ;# EBI_CSA : Assign EBI Chip Select 1 to SDRAM
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea08 0x85227259 ;# SDRAMC_CR : Configure SDRAM (2 x Samsung K4S561632H-UC75 : 4M x 16Bit x 4 Banks)
|
|
|
|
#mww 0xffffea08 0x85227254 ;# SDRAMC_CR : Configure SDRAM (2 x Samsung K4S641632H-UC75 : 1M x 16Bit x 4 Banks)
|
2009-04-26 15:03:41 -05:00
|
|
|
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea00 0x1 ;# SDRAMC_MR : issue a NOP command
|
2009-04-26 15:03:41 -05:00
|
|
|
mww 0x20000000 0
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea00 0x2 ;# SDRAMC_MR : issue an 'All Banks Precharge' command
|
2009-04-26 15:03:41 -05:00
|
|
|
mww 0x20000000 0
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea00 0x4 ;# SDRAMC_MR : issue 8 x 'Auto-Refresh' Command
|
2009-04-26 15:03:41 -05:00
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
|
|
|
mww 0xffffea00 0x4
|
|
|
|
mww 0x20000000 0
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea00 0x3 ;# SDRAMC_MR : issue a 'Load Mode Register' command
|
2009-04-26 15:03:41 -05:00
|
|
|
mww 0x20000000 0
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea00 0x0 ;# SDRAMC_MR : normal mode
|
2009-04-26 15:03:41 -05:00
|
|
|
mww 0x20000000 0
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xffffea04 0x5d2 ;# SDRAMC_TR : Set refresh timer count to 15us
|
2009-04-26 15:03:41 -05:00
|
|
|
}
|