2009-09-16 07:38:26 -05:00
|
|
|
|
|
|
|
if { [info exists CHIPNAME] } {
|
2011-10-29 16:32:17 -05:00
|
|
|
set _CHIPNAME $CHIPNAME
|
2009-09-16 07:38:26 -05:00
|
|
|
} else {
|
2011-10-29 16:32:17 -05:00
|
|
|
set _CHIPNAME lpc2900
|
2009-09-16 07:38:26 -05:00
|
|
|
}
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
if { [info exists CPUTAPID] } {
|
2009-09-16 07:38:26 -05:00
|
|
|
set _CPUTAPID $CPUTAPID
|
|
|
|
} else {
|
|
|
|
set _CPUTAPID 0x0596802B
|
|
|
|
}
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
if { [info exists HAS_ETB] } {
|
2009-09-16 07:38:26 -05:00
|
|
|
} else {
|
|
|
|
# Set default (no ETB).
|
|
|
|
# Show a warning, because this should have been configured explicitely.
|
|
|
|
set HAS_ETB 0
|
2011-10-29 16:32:17 -05:00
|
|
|
# TODO: warning?
|
2009-09-16 07:38:26 -05:00
|
|
|
}
|
|
|
|
|
2011-10-29 16:32:17 -05:00
|
|
|
if { [info exists ETBTAPID] } {
|
2009-09-16 07:38:26 -05:00
|
|
|
set _ETBTAPID $ETBTAPID
|
|
|
|
} else {
|
|
|
|
set _ETBTAPID 0x1B900F0F
|
|
|
|
}
|
|
|
|
|
|
|
|
# TRST and SRST both exist, and can be controlled independently
|
|
|
|
reset_config trst_and_srst separate
|
|
|
|
|
|
|
|
# Define the _TARGETNAME
|
2009-12-15 16:39:25 -06:00
|
|
|
set _TARGETNAME $_CHIPNAME.cpu
|
2009-09-16 07:38:26 -05:00
|
|
|
|
|
|
|
# Include the ETB tap controller if asked for.
|
|
|
|
# Has to be done manually for newer devices (not an "old" LPC2917/2919).
|
|
|
|
if { $HAS_ETB == 1 } {
|
|
|
|
# Clear the HAS_ETB flag. Must be set again for a new tap in the chain.
|
|
|
|
set HAS_ETB 0
|
|
|
|
|
|
|
|
# Add the ETB tap controller and the ARM9 core debug tap
|
|
|
|
jtag newtap $_CHIPNAME etb -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_ETBTAPID
|
|
|
|
jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
|
|
|
|
|
|
|
|
# Create the ".cpu" target
|
2014-09-08 15:11:02 -05:00
|
|
|
target create $_TARGETNAME arm966e -endian little -chain-position $_TARGETNAME
|
2009-09-16 07:38:26 -05:00
|
|
|
|
|
|
|
# Configure ETM and ETB
|
|
|
|
etm config $_TARGETNAME 8 normal full etb
|
|
|
|
etb config $_TARGETNAME $_CHIPNAME.etb
|
|
|
|
|
|
|
|
} else {
|
|
|
|
# Add the ARM9 core debug tap
|
|
|
|
jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
|
|
|
|
|
|
|
|
# Create the ".cpu" target
|
2014-09-08 15:11:02 -05:00
|
|
|
target create $_TARGETNAME arm966e -endian little -chain-position $_TARGETNAME
|
2009-09-16 07:38:26 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
arm7_9 dbgrq enable
|
|
|
|
arm7_9 dcc_downloads enable
|
|
|
|
|
|
|
|
# Flash bank configuration:
|
2011-10-29 16:32:17 -05:00
|
|
|
# Flash: flash bank lpc2900 0 0 0 0 <target#> <flash clock (CLK_SYS_FMC) in kHz>
|
2009-09-16 07:38:26 -05:00
|
|
|
# Flash base address, total flash size, and number of sectors are all configured automatically.
|
2009-11-18 04:15:52 -06:00
|
|
|
set _FLASHNAME $_CHIPNAME.flash
|
2009-12-17 04:53:09 -06:00
|
|
|
flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME $FLASH_CLOCK
|