2013-11-04 15:24:39 -06:00
|
|
|
|
#
|
2016-05-14 13:21:49 -05:00
|
|
|
|
# script for Atmel SAMD, SAMR, SAML or SAMC, a Cortex-M0 chip
|
2013-11-04 15:24:39 -06:00
|
|
|
|
#
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
|
# samdXX devices only support SWD transports.
|
|
|
|
|
#
|
|
|
|
|
source [find target/swj-dp.tcl]
|
|
|
|
|
|
|
|
|
|
if { [info exists CHIPNAME] } {
|
|
|
|
|
set _CHIPNAME $CHIPNAME
|
|
|
|
|
} else {
|
|
|
|
|
set _CHIPNAME at91samd
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if { [info exists ENDIAN] } {
|
|
|
|
|
set _ENDIAN $ENDIAN
|
|
|
|
|
} else {
|
|
|
|
|
set _ENDIAN little
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
# Work-area is a space in RAM used for flash programming
|
|
|
|
|
# By default use 2kB
|
|
|
|
|
if { [info exists WORKAREASIZE] } {
|
|
|
|
|
set _WORKAREASIZE $WORKAREASIZE
|
|
|
|
|
} else {
|
|
|
|
|
set _WORKAREASIZE 0x800
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if { [info exists CPUTAPID] } {
|
|
|
|
|
set _CPUTAPID $CPUTAPID
|
|
|
|
|
} else {
|
|
|
|
|
set _CPUTAPID 0x4ba00477
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
swj_newdap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
|
2018-03-23 15:17:29 -05:00
|
|
|
|
dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
|
2013-11-04 15:24:39 -06:00
|
|
|
|
|
|
|
|
|
set _TARGETNAME $_CHIPNAME.cpu
|
2018-03-23 15:17:29 -05:00
|
|
|
|
target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
|
2013-11-04 15:24:39 -06:00
|
|
|
|
|
|
|
|
|
$_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
|
|
|
|
|
|
2015-05-15 04:14:11 -05:00
|
|
|
|
# SAMD DSU will hold the CPU in reset if TCK is low when RESET_N
|
|
|
|
|
# deasserts (see datasheet Atmel-42181E–SAM-D21_Datasheet–02/2015, section 12.6.2)
|
2013-11-04 15:24:39 -06:00
|
|
|
|
#
|
2015-05-15 04:14:11 -05:00
|
|
|
|
# dsu_reset_deassert configures whether we want to run or halt out of reset,
|
|
|
|
|
# then instruct the DSU to let us out of reset.
|
|
|
|
|
$_TARGETNAME configure -event reset-deassert-post {
|
|
|
|
|
at91samd dsu_reset_deassert
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
# SRST (wired to RESET_N) resets debug circuitry
|
2017-01-07 10:04:30 -06:00
|
|
|
|
# srst_pulls_trst is not configured here to avoid an error raised in reset halt
|
|
|
|
|
reset_config srst_gates_jtag
|
2015-05-15 04:14:11 -05:00
|
|
|
|
|
|
|
|
|
# Do not use a reset button with other SWD adapter than Atmel's EDBG.
|
|
|
|
|
# DSU usually locks MCU in reset state until you issue a reset command
|
|
|
|
|
# in OpenOCD.
|
|
|
|
|
|
|
|
|
|
# SAMD runs at SYSCLK = 1 MHz divided from RC oscillator after reset.
|
|
|
|
|
# Other members of family usually use SYSCLK = 4 MHz after reset.
|
|
|
|
|
# Datasheet does not specify SYSCLK to SWD clock ratio.
|
|
|
|
|
# Usually used SYSCLK/6 is slow, testing shows that debugging can
|
|
|
|
|
# work @ SYSCLK/2 but your mileage may vary.
|
|
|
|
|
# This limit is most probably imposed by incorrectly handled SWD WAIT
|
|
|
|
|
# on some SWD adapters.
|
|
|
|
|
|
|
|
|
|
adapter_khz 400
|
2013-11-04 15:24:39 -06:00
|
|
|
|
|
2015-05-15 04:14:11 -05:00
|
|
|
|
# Atmel's EDBG (on-board cmsis-dap adapter of Xplained kits) works
|
|
|
|
|
# without problem at maximal clock speed. Atmel recommends
|
|
|
|
|
# adapter speed less than 10 * CPU clock.
|
|
|
|
|
# adapter_khz 5000
|
2013-11-04 15:24:39 -06:00
|
|
|
|
|
2013-09-28 05:23:15 -05:00
|
|
|
|
if {![using_hla]} {
|
|
|
|
|
# if srst is not fitted use SYSRESETREQ to
|
|
|
|
|
# perform a soft reset
|
|
|
|
|
cortex_m reset_config sysresetreq
|
|
|
|
|
}
|
2013-11-04 15:24:39 -06:00
|
|
|
|
|
2013-10-03 22:41:33 -05:00
|
|
|
|
set _FLASHNAME $_CHIPNAME.flash
|
|
|
|
|
flash bank $_FLASHNAME at91samd 0x00000000 0 1 1 $_TARGETNAME
|