2009-09-21 13:48:22 -05:00
|
|
|
# Marvell SheevaPlug
|
2009-03-02 06:51:42 -06:00
|
|
|
|
2014-07-28 13:10:45 -05:00
|
|
|
source [find interface/ftdi/sheevaplug.cfg]
|
2009-03-02 06:51:42 -06:00
|
|
|
source [find target/feroceon.cfg]
|
|
|
|
|
|
|
|
$_TARGETNAME configure \
|
|
|
|
-work-area-phys 0x10000000 \
|
|
|
|
-work-area-size 65536 \
|
|
|
|
-work-area-backup 0
|
|
|
|
|
|
|
|
arm7_9 dcc_downloads enable
|
|
|
|
|
|
|
|
# this assumes the hardware default peripherals location before u-Boot moves it
|
2009-11-18 04:19:35 -06:00
|
|
|
set _FLASHNAME $_CHIPNAME.flash
|
|
|
|
nand device $_FLASHNAME orion 0 0xd8000000
|
2009-03-02 06:51:42 -06:00
|
|
|
|
|
|
|
proc sheevaplug_init { } {
|
|
|
|
|
2009-03-04 15:28:50 -06:00
|
|
|
# We need to assert DBGRQ while holding nSRST down.
|
|
|
|
# However DBGACK will be set only when nSRST is released.
|
2009-05-23 21:08:17 -05:00
|
|
|
# Furthermore, the JTAG interface doesn't respond at all when
|
|
|
|
# the CPU is in the WFI (wait for interrupts) state, so it is
|
|
|
|
# possible that initial tap examination failed. So let's
|
|
|
|
# re-examine the target again here when nSRST is asserted which
|
|
|
|
# should then succeed.
|
2009-03-04 15:28:50 -06:00
|
|
|
jtag_reset 0 1
|
2009-05-23 21:08:17 -05:00
|
|
|
feroceon.cpu arp_examine
|
2009-03-04 15:28:50 -06:00
|
|
|
halt 0
|
|
|
|
jtag_reset 0 0
|
|
|
|
wait_halt
|
|
|
|
|
2009-12-01 03:09:10 -06:00
|
|
|
arm mcr 15 0 0 1 0 0x00052078
|
2009-03-02 06:51:42 -06:00
|
|
|
|
2010-12-18 11:22:53 -06:00
|
|
|
mww 0xD0001400 0x43000C30 ;# DDR SDRAM Configuration Register
|
|
|
|
mww 0xD0001404 0x39543000 ;# Dunit Control Low Register
|
|
|
|
mww 0xD0001408 0x22125451 ;# DDR SDRAM Timing (Low) Register
|
|
|
|
mww 0xD000140C 0x00000833 ;# DDR SDRAM Timing (High) Register
|
|
|
|
mww 0xD0001410 0x000000CC ;# DDR SDRAM Address Control Register
|
|
|
|
mww 0xD0001414 0x00000000 ;# DDR SDRAM Open Pages Control Register
|
|
|
|
mww 0xD0001418 0x00000000 ;# DDR SDRAM Operation Register
|
|
|
|
mww 0xD000141C 0x00000C52 ;# DDR SDRAM Mode Register
|
|
|
|
mww 0xD0001420 0x00000042 ;# DDR SDRAM Extended Mode Register
|
|
|
|
mww 0xD0001424 0x0000F17F ;# Dunit Control High Register
|
|
|
|
mww 0xD0001428 0x00085520 ;# Dunit Control High Register
|
|
|
|
mww 0xD000147c 0x00008552 ;# Dunit Control High Register
|
|
|
|
mww 0xD0001504 0x0FFFFFF1 ;# CS0n Size Register
|
|
|
|
mww 0xD0001508 0x10000000 ;# CS1n Base Register
|
|
|
|
mww 0xD000150C 0x0FFFFFF5 ;# CS1n Size Register
|
|
|
|
mww 0xD0001514 0x00000000 ;# CS2n Size Register
|
|
|
|
mww 0xD000151C 0x00000000 ;# CS3n Size Register
|
|
|
|
mww 0xD0001494 0x003C0000 ;# DDR2 SDRAM ODT Control (Low) Register
|
|
|
|
mww 0xD0001498 0x00000000 ;# DDR2 SDRAM ODT Control (High) REgister
|
|
|
|
mww 0xD000149C 0x0000F80F ;# DDR2 Dunit ODT Control Register
|
|
|
|
mww 0xD0001480 0x00000001 ;# DDR SDRAM Initialization Control Register
|
|
|
|
mww 0xD0020204 0x00000000 ;# Main IRQ Interrupt Mask Register
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
mww 0xD0020204 0x00000000 ;# "
|
|
|
|
|
|
|
|
mww 0xD0010000 0x01111111 ;# MPP 0 to 7
|
|
|
|
mww 0xD0010004 0x11113322 ;# MPP 8 to 15
|
|
|
|
mww 0xD0010008 0x00001111 ;# MPP 16 to 23
|
|
|
|
|
|
|
|
mww 0xD0010418 0x003E07CF ;# NAND Read Parameters REgister
|
|
|
|
mww 0xD001041C 0x000F0F0F ;# NAND Write Parameters Register
|
|
|
|
mww 0xD0010470 0x01C7D943 ;# NAND Flash Control Register
|
2009-03-02 06:51:42 -06:00
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
proc sheevaplug_reflash_uboot { } {
|
|
|
|
|
2009-03-04 15:28:50 -06:00
|
|
|
# reflash the u-Boot binary and reboot into it
|
|
|
|
sheevaplug_init
|
2009-03-02 06:51:42 -06:00
|
|
|
nand probe 0
|
2009-05-23 20:57:13 -05:00
|
|
|
nand erase 0 0x0 0xa0000
|
2009-05-12 12:29:16 -05:00
|
|
|
nand write 0 uboot.bin 0 oob_softecc_kw
|
2009-04-02 16:24:56 -05:00
|
|
|
resume
|
2009-03-02 06:51:42 -06:00
|
|
|
|
|
|
|
}
|
|
|
|
|
2009-10-08 19:10:52 -05:00
|
|
|
proc sheevaplug_reflash_uboot_env { } {
|
|
|
|
|
|
|
|
# reflash the u-Boot environment variables area
|
|
|
|
sheevaplug_init
|
|
|
|
nand probe 0
|
|
|
|
nand erase 0 0xa0000 0x40000
|
|
|
|
nand write 0 uboot-env.bin 0xa0000 oob_softecc_kw
|
|
|
|
resume
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2009-03-02 06:51:42 -06:00
|
|
|
proc sheevaplug_load_uboot { } {
|
|
|
|
|
2009-03-04 15:28:50 -06:00
|
|
|
# load u-Boot into RAM and execute it
|
|
|
|
sheevaplug_init
|
2009-05-12 12:29:16 -05:00
|
|
|
load_image uboot.elf
|
2009-03-02 06:51:42 -06:00
|
|
|
verify_image uboot.elf
|
|
|
|
resume 0x00600000
|
|
|
|
|
|
|
|
}
|
|
|
|
|